电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61QDP2B42M36A

产品描述2Mx36 and 4Mx18 configuration available
文件大小648KB,共33页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 选型对比 全文预览

IS61QDP2B42M36A在线购买

供应商 器件名称 价格 最低购买 库存  
IS61QDP2B42M36A - - 点击查看 点击购买

IS61QDP2B42M36A概述

2Mx36 and 4Mx18 configuration available

文档预览

下载PDF文档
IS61QDP2B44M18A/A1/A2
IS61QDP2B42M36A/A1/A2
4Mx18, 2Mx36
72Mb QUADP (Burst 4) SYNCHRONOUS SRAM
(2.0 Cycle Read Latency)
FEATURES
2Mx36 and 4Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with late write operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.0 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61QDP2B42M36A : Don’t care ODT function
and pin connection
IS61QDP2B42M36A1 : Option1
IS61QDP2B42M36A2 : Option2
Refer to more detail description at page 6 for each
ODT option.
DECEMBER 2014
DESCRIPTION
The 72Mb IS61QDP2B42M36A/A1/A2 and
IS61QDP2B42M36A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
Timing Reference
Diagram for Truth Table
for a description of the basic
operations of these QUADP (Burst of 4) SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Reads and writes are performed in double data
rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K#
clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K clock (starting 2.0 cycles
later after read command). The data-outs from the second
and fourth bursts are updated with the third and fourth rising
edges of the K# clock where the read command receives at
the first rising edge of K. Two full clock cycles are required to
complete a read operation.
The device is operated with a single +1.8V power supply
and is compatible with HSTL I/O interfaces.
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. C
09/20/2014
1

IS61QDP2B42M36A相似产品对比

IS61QDP2B42M36A IS61QDP2B42M36A1 IS61QDP2B42M36A2 IS61QDP2B44M18A1 IS61QDP2B44M18A
描述 2Mx36 and 4Mx18 configuration available 2Mx36 and 4Mx18 configuration available 2Mx36 and 4Mx18 configuration available 2Mx36 and 4Mx18 configuration available 2Mx36 and 4Mx18 configuration available
《安全技术防范培训教材》目录
*******************************目 录******************************* 第一章 安全技术防范概述 第一节 技术防范的重要性 一、什么是技术防范 二、 ......
zcgzanne 工业自动化与控制
马上报名,赢取精美礼品!-2014 春季系列研讨会
2014年,德州仪器 (TI) 整装待发,专门推出春季技术研讨会,八站巡回,脚步遍布华南、华东等地。全新系列针对工业、医疗、汽车、个人消费类电子等解决方案,涉及模拟、嵌入式、DLP 等产品技术, ......
EEWORLD社区 TI技术论坛
LED电源产品灌胶常见问题的处理方法
  双组份灌封胶灌封过程中会出现的问题:   固化后的主剂太软/表面过粘   第一个方法:在60-80℃下快速固化1-2小时;   如果没有进一步的固化发生,可能的原因:混合比例不对 ......
探路者 LED专区
用作积分器的运算放大器
在本系列第一篇文章“运算放大器—基本构建块”(下方有链接)中,通过将电阻器用作增益调整设置元件,建立起了在 DC 情况下运算放大器 (op amp) 的传输函数。在一般情况下,这些元件均为阻抗, ......
wstt 模拟与混合信号
串口驱动的一个基础问题
ARM S3C2410的CPU “FIFO模式时,一旦当FIFO中的资料达到一定的触发水平后,即产生一个中断” 这个中断产生后,由CPU的中断源通知CPU,CPU查找中断向量表,进入相应的中断处理程序 上面的过 ......
usedname 嵌入式系统
led为什么一直亮呢,定时器怎么没有反应呀
#include #define uchar unsigned char #define uint unsigned int sbit LED = P1^0; sbit LE = P1^1; uchar T_Count = 0; void main() { TMOD = 0x00; TH0 = (8192-5000)/32; ......
suzhiqiang168 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1491  1571  641  1392  2344  9  48  31  29  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved