电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61QDPB21M36A

产品描述1Mx36 and 2Mx18 configuration available
文件大小606KB,共33页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 选型对比 全文预览

IS61QDPB21M36A在线购买

供应商 器件名称 价格 最低购买 库存  
IS61QDPB21M36A - - 点击查看 点击购买

IS61QDPB21M36A概述

1Mx36 and 2Mx18 configuration available

文档预览

下载PDF文档
IS61QDPB22M18A/A1/A2
IS61QDPB21M36A/A1/A2
2Mx18, 1Mx36
36Mb QUADP (Burst 2) Synchronous SRAM
(2.5 CYCLE READ LATENCY)
FEATURES
1Mx36 and 2Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with EARLY write
operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.5 Cycle read latency.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data valid pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte Write capability.
Fine ball grid array (FBGA) package option:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61QDPB21M36A : Don’t care ODT function
and pin connection
IS61QDPB21M36A1 : Option1
IS61QDPB21M36A2 : Option2
Refer to more detail description at page 6 for each
ODT option.
DECEMBER 2014
DESCRIPTION
and
are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
for a description of the basic
operations of these
SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Read and write performed in double data rate.
The following are registered internally on the rising edge of
the K clock:
Read address
Read enable
Write enable
The
Data-in for early writes
The following are registered on the rising edge of the K#
clock:
Write address
Byte writes
Data-in for second burst addresses
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered half a cycle
earlier than the write address. The first data-in burst is
clocked at the same time as the write command signal, and
the second burst is timed to the following rising edge of the
K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the second rising
edge of the K# clock (starting two and half cycles later after
read command). The data-outs from the second bursts are
updated with the third rising edge of the K clock. The K and
K# clocks are used to time the data-outs.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interface.
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. B
12/15/2014
1

IS61QDPB21M36A相似产品对比

IS61QDPB21M36A IS61QDPB21M36A2 IS61QDPB22M18A IS61QDPB22M18A2
描述 1Mx36 and 2Mx18 configuration available 1Mx36 and 2Mx18 configuration available 1Mx36 and 2Mx18 configuration available 1Mx36 and 2Mx18 configuration available
msp430的数字IO与CPU运行速度有关吗
最近在学430,有个问题。就是某一IO口作为输入的时候,输入的速率是不是不能太快,得等CPU读取后才继续输入,否者会覆盖之前的数据??求有经验的指导指导。...
archimedesh 微控制器 MCU
学习LPC M0 
好好学习 本帖最后由 haphard 于 2012-10-13 15:56 编辑 ]...
haphard NXP MCU
探索互联汽车的RF挑战和解决方案
现代汽车拥有比智能手机更高的计算能力和技术复杂性。因此,现代汽车中不同技术和 RF 信号之间的干扰是设计工程师始终都要面对的挑战。 为了确保所有这些技术能够共存,RFFE 模块需要兼具精 ......
alan000345 无线连接
基于AVR 单片机NiMH 电池充电器的设计
摘 要:本文讨论了Nicd、NiMH 电池的充电曲线和快速充电控制方法,并介绍了利用开关电源和AVR ATtiny26 系列单片实现快速智能Nicd、NiMH电池充电器的设计过程。该充电器能有效地防止Nicd、NiM ......
songbo Microchip MCU
急切盼望斑竹赐教中。
急切盼望斑竹赐教中。...
xujia525 无线连接
LNP是如何降噪的?紧急救援
请问大侠们,谁用过VCA2613,小信号100Khz的信号输入,我怎么输出波形严重失真啊? 难道遇到了翻新芯片? 本帖最后由 爱心 于 2013-6-5 09:03 编辑 ]...
爱心 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 267  2759  527  640  2806  56  51  22  49  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved