电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61QDPB251236A

产品描述512Kx36 and 1Mx18 configuration available
文件大小603KB,共31页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 选型对比 全文预览

IS61QDPB251236A在线购买

供应商 器件名称 价格 最低购买 库存  
IS61QDPB251236A - - 点击查看 点击购买

IS61QDPB251236A概述

512Kx36 and 1Mx18 configuration available

文档预览

下载PDF文档
IS61QDPB21M18A/A1/A2
IS61QDPB251236A/A1/A2
1Mx18, 512Kx36
18Mb QUADP (Burst 2) Synchronous SRAM
(2.5 CYCLE READ LATENCY)
FEATURES
512Kx36 and 1Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with EARLY write
operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.5 Cycle read latency.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data valid pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte Write capability.
Fine ball grid array (FBGA) package option:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61QDPB251236A : Don’t care ODT function
and pin connection
IS61QDPB251236A1 : Option1
IS61QDPB251236A2 : Option2
Refer to more detail description at page 6 for each
ODT option.
OCTOBER 2014
DESCRIPTION
and
are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
for a description of the basic
operations of these
SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Read and write performed in double data rate.
The following are registered internally on the rising edge of
the K clock:
Read address
Read enable
Write enable
The
Data-in for early writes
The following are registered on the rising edge of the K#
clock:
Write address
Byte writes
Data-in for second burst addresses
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered half a cycle
earlier than the write address. The first data-in burst is
clocked at the same time as the write command signal, and
the second burst is timed to the following rising edge of the
K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the second rising
edge of the K# clock (starting two and half cycles later after
read command). The data-outs from the second bursts are
updated with the third rising edge of the K clock. The K and
K# clocks are used to time the data-outs.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interface.
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. B
10/02/2014
1

IS61QDPB251236A相似产品对比

IS61QDPB251236A IS61QDPB21M18A IS61QDPB21M18A2 IS61QDPB251236A1 IS61QDPB251236A2
描述 512Kx36 and 1Mx18 configuration available 512Kx36 and 1Mx18 configuration available 512Kx36 and 1Mx18 configuration available 512Kx36 and 1Mx18 configuration available 512Kx36 and 1Mx18 configuration available
在S3C2440中,输出一个方波
如何在S3C2440中,用Timer4和GPB0输出一个方波。...
wangdong_wind 嵌入式系统
模拟音频求助
本帖最后由 dontium 于 2015-1-23 13:12 编辑 求助:我正在设计一款模拟通话系统,但是设计出来后低噪比较大,现在正对着一点的改进无从下手,希望有模拟音频高手指导一下。 ...
Cybrog 模拟与混合信号
你想说服自己去上班的理由是什么?
本文来源于城市画报 每天早上闹钟一响,就会有一个声音萦绕在耳边: 不去上班行不行? 我真的需要这份工作吗? 现代职场人将上班变成一场大型的苦中作乐。 ......
eric_wang 工作这点儿事
一篇关于电荷泵设计的文章
对电荷泵的各种结构都有介绍,个人觉得不错!...
tonytong 电源技术
关于电脑上网造成电脑速度慢的问题
我刚买了一台电脑,刚开始上网速度很快,电脑运行也很快,这段时间不知道怎么了,一上网电脑速度超慢,我还以为是电脑的问题,后来把系统重装还是一样,不过把网线拔了速度就很快。可以排除 ......
houjunli 嵌入式系统
BootLoader以后应用程序无法正常运行
正在研究通过以太网进行bootloader升级 现在有这样一个问题: bootloader 在0x0000-0x1800的地方,应用程序app.bin在0x1800开始的地方,我已经按照要求进行了设置。 用ulink2进行调试,发现bo ......
xieye198572 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2840  2272  1659  2052  477  51  48  34  8  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved