电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5375-EVB

产品描述PROC SPECIFIC CLOCK GENERATOR
产品类别半导体    嵌入式处理器和控制器   
文件大小269KB,共54页
制造商SILABS
官网地址http://www.silabs.com
下载文档 详细参数 选型对比 全文预览

SI5375-EVB在线购买

供应商 器件名称 价格 最低购买 库存  
SI5375-EVB - - 点击查看 点击购买

SI5375-EVB概述

PROC SPECIFIC CLOCK GENERATOR

PROC 特定时钟发生器

SI5375-EVB规格参数

参数名称属性值
状态ACTIVE
端子涂层NOT SPECIFIED
微处理器类型PROC 特定时钟发生器

文档预览

下载PDF文档
Si5375
4-PLL A
NY
- F
REQUENCY
P
RECISION
C
LOCK
M
ULTIPLIER
/J
I T T E R
A
TTENUA TOR
Features
Highly integrated, 4–PLL clock
multiplier/jitter attenuator
Four independent DSPLLs
support any-frequency synthesis
and jitter attenuation
Four inputs/four outputs
Each DSPLL can generate any
frequency from 2 kHz to
808 MHz from a 2 kHz to
710 MHz input
Ultra-low jitter clock outputs:
350 fs rms (12 kHz– 20 MHz)
and 410 fs rms (50 kHz–80 MHz)
typical
Meets ITU-T G.8251 and
Telcordia GR-253-CORE OC-192
jitter specifications
Integrated loop filter with
programmable bandwidth as low
as 60 Hz
Simultaneous free-run and
synchronous operation
Automatic/manual hitless input
clock switching
Selectable output clock signal
format (LVPECL, LVDS, CML,
CMOS)
LOL and interrupt alarm outputs
I
2
C programmable
Single 1.8 V ±5% or 2.5 V ±10%
operation with high PSRR on-
chip voltage regulator
10x10 mm PBGA
Ordering Information:
See page 48.
Applications
High density any-port, any-
protocol, any-frequency line
cards
ITU-T G.709 OTN custom FEC
10/40/100G
OC-48/192, STM-16/64
1/2/4/8/10G Fibre Channel
GbE/10GbE Synchronous Ethernet
Carrier Ethernet, multi-service
switches and routers
MSPP, ROADM, P-OTS,
muxponders
Description
The Si5375 is a highly-integrated, 4-PLL, jitter-attenuating precision clock
multiplier for applications requiring sub 1 ps jitter performance. Each of the
DSPLL
®
clock multiplier engines accepts an input clock ranging from 2 kHz to
710 MHz and generates an output clock ranging from 2 kHz to 808 MHz. The
device provides virtually any frequency translation combination across this
operating range. For asynchronous, free-running clock generation
applications, the Si5375’s reference oscillator can be used as a clock source
for any of the four DSPLLs. The Si5375 input clock frequency and clock
multiplication ratio are programmable through an I
2
C interface. The Si5375 is
based on Silicon Laboratories' third-generation DSPLL
®
technology, which
provides any-frequency synthesis and jitter attenuation in a highly-integrated
PLL solution that eliminates the need for external VCXO and loop filter
components. Each DSPLL loop bandwidth is digitally-programmable,
providing jitter performance optimization at the application level. The device
operates from a single 1.8 or 2.5 V supply with on-chip voltage regulators with
excellent PSRR. The Si5375 is ideal for providing clock multiplication and
jitter attenuation in high port count optical line cards requiring independent
timing domains.
Rev. 1.0 8/12
Copyright © 2012 by Silicon Laboratories
Si5375

SI5375-EVB相似产品对比

SI5375-EVB SI5375 SI5375B-A-BL SI5375B-A-GL
描述 PROC SPECIFIC CLOCK GENERATOR PROC SPECIFIC CLOCK GENERATOR PROC SPECIFIC CLOCK GENERATOR 808 MHz, PROC SPECIFIC CLOCK GENERATOR, PBGA80
状态 ACTIVE ACTIVE ACTIVE ACTIVE
端子涂层 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
微处理器类型 PROC 特定时钟发生器 PROC 特定时钟发生器 PROC 特定时钟发生器 PROC SPECIFIC CLOCK GENERATOR

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 694  1033  946  516  2727  42  54  10  14  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved