电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI52143

产品描述PCI-EXPRESS GEN 1, GEN 2, & GEN 3 QUAD OUTPUT CLOCK GENERATOR WITH 25 MHZ REFERENCE CLOCK
文件大小1MB,共21页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

SI52143概述

PCI-EXPRESS GEN 1, GEN 2, & GEN 3 QUAD OUTPUT CLOCK GENERATOR WITH 25 MHZ REFERENCE CLOCK

文档预览

下载PDF文档
Si52143
PCI-E
XPRESS
G
EN
1, G
EN
2, & G
EN
3 Q
UAD
O
UTPUT
C
L O C K
G
ENERATOR WITH
2 5 M H
Z
R
E F E R E N C E
C
L O C K
Features
PCI-Express Gen 1, Gen 2, Gen 3,
and Gen 4 common clock compliant
Gen 3 SRNS Compliant
Supports Serial ATA (SATA) at
100 MHz
Low power, push-pull HCSL
compatible differential outputs
No termination resistors required
Dedicated output enable hardware
pins for each clock output
Spread enable pin on differential
clocks
Four PCI-Express clocks
25 MHz reference clock output
25 MHz crystal input or clock input
Signal integrity tuning
I
2
C support with readback
capabilities
Triangular spread spectrum profile
for maximum electromagnetic
interference (EMI) reduction
Industrial temperature
–40 to 85
o
C
3.3 V power supply
24-pin QFN package
Ordering Information:
See page 18
Applications
Pin Assignments
VSS_CORE
XIN/CLKIN
VDD_CORE
SDATA
20
Network attached storage
Multi-function printer
Wireless access point
Routers
Description
VDD_REF
1
2
3
4
5
6
XOUT
24
23
22
21
SCLK
19
1
18 OE[3:2]
The Si52143 is a spread-spectrum enabled PCIe clock generator that can source
four PCIe clocks and a 25 MHz reference clock. The device has three hardware
output enable pins for enabling the outputs (on the fly while powered on), and one
hardware pin to control spread spectrum on PCIe clock outputs. In addition to the
hardware control pins, I2C programmability is also available to dynamically control
skew, edge rate and amplitude on the true, compliment, or both differential signals
on the PCIe clock outputs. This control feature enables optimal signal integrity as
well as optimal EMI signature on the PCIe clock outputs. Refer to AN636 for
signal integrity tuning and configurability. Measuring PCIe clock jitter is quick and
easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
REF
SSON
2
17 VDD_DIFF
16 DIFF3
15 DIFF3
14 DIFF2
13 DIFF2
7
8
9
10
11
12
VSS_REF
OE_REF
1
VDD_DIFF
25
GND
DIFF0
DIFF1
DIFF1
Notes:
1. Internal 100 kohm pull-up.
2. Internal 100 kohm pull-down.
Functional Block Diagram
Patents pending
XIN/CLKIN
XOUT
REF
DIFF0
DIFF1
PLL
(SSC)
Divider
DIFF2
DIFF3
SCLK
SDATA
OE_REF
OE [1:0]
OE [3:2]
SSON
Control
RAM
Control & Memory
Rev 1.3 12/15
Copyright © 2015 by Silicon Laboratories
VDD_DIFF
OE[1:0]
1
DIFF0
Si52143
MSP430全系列源资选型
MSP430全系列源资选型...
songbo 微控制器 MCU
PCI9054粗问题了
公司里蛮成熟的一个架构,弄到我手上不知道怎么了,eeprom写板卡ID字之类的是对的,应该可以说明PCI一端到9054一端没有问题吧。然后9054到FPGA一端不通,ADS和LW/R用示波器抓不到波形,9054换过 ......
流浪的猥琐 综合技术交流
请教一个ZigBee组网的问题
我现在做了两块基站(协调器)板子,两块终端板子,两块基站(分别标记为基站1和基站2)烧一样的程序,两个终端(分别标记为终端1和终端2)也烧一样的程序。我用基站1和终端1组成网络并已经成功 ......
小心有毒 无线连接
RM0008文档有误?
RM0008 Rev11 第843页: Bit 16 for OUT endpoint 0, bit 18 for OUT endpoint 3 是否 Bit 16 for OUT endpoint 0 Bit 17 for OUT endpoint 1 Bit 18 for OUT endpoint 2 ??? 怎么理 ......
ttyugg stm32/stm8
急问:EDA软件能不能二次开发?
能不能将EDA软件进行二次开发,用软件逐一的进行下列操作“修改器件参数---〉进行仿真---〉记录结果”?...
wilgachen FPGA/CPLD
usb设备的驱动到底是在什么时候加载的
usb设备的驱动到底是在什么时候加载的 请大家说到最详细 谢谢!!!...
wy123wy123 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2004  205  250  1070  1595  53  46  33  18  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved