MMDF6N02HD
Preferred Device
Power MOSFET
6 Amps, 20 Volts
N−Channel SO−8, Dual
These miniature surface mount MOSFETs feature low R
DS(on)
and
true logic level performance. Dual MOSFET devices are designed for
use in low voltage, high speed switching applications where power
efficiency is important. Typical applications are dc−dc converters, and
power management in portable and battery powered products such as
computers, printers, cellular and cordless phones. They can also be
used for low voltage motor controls in mass storage products such as
disk drives and tape drives.
•
Low R
DS(on)
Provides Higher Efficiency and Extends Battery Life
•
Logic Level Gate Drive
−
Can Be Driven by Logic ICs
•
Miniature SO−8 Surface Mount Package
−
Saves Board Space
•
Diode Is Characterized for Use In Bridge Circuits
•
Diode Exhibits High Speed, With Soft Recovery
•
I
DSS
Specified at Elevated Temperature
•
Mounting Information for SO−8 Package Provided
MAXIMUM RATINGS
(T
J
= 25°C unless otherwise noted)
Rating
Drain−to−Source Voltage
Drain−to−Gate Voltage (R
GS
= 1.0 MΩ)
Gate−to−Source Voltage
−
Continuous
Drain Current
−
Continuous @ T
A
= 25°C
Drain Current
−
Continuous @ T
A
= 70°C
Drain Current
−
Single Pulse (t
p
≤
10
μs)
Total Power Dissipation @ T
A
= 25°C
(Note 1.)
Operating and Storage Temperature Range
Thermal Resistance
−
Junction to Ambient
Maximum Lead Temperature for Soldering
Purposes
Symbol
V
DSS
V
DGR
V
GS
I
D
I
D
Value
20
20
±
12
6.5
6.0
52
2.0
−
55 to
150
62.5
260
Unit
Vdc
Vdc
Vdc
Adc
Apk
Watts
°C
°C/W
°C
8
1
L
Y
WW
= Location Code
= Year
= Work Week
SO−8, Dual
CASE 751
STYLE 11
D6N02H
LYWW
http://onsemi.com
6 AMPERES
20 VOLTS
R
DS(on)
= 35 mW
N−Channel
D
G
S
MARKING
DIAGRAM
I
DM
P
D
T
J
, T
stg
R
θJA
T
L
PIN ASSIGNMENT
Source−1
Gate−1
Source−2
Gate−2
1
2
3
4
8
7
6
5
Drain−1
Drain−1
Drain−2
Drain−2
1. Mounted on 1″ square FR4 or G−10 board (V
GS
= 4.5 V, @ 10 seconds).
Top View
ORDERING INFORMATION
Device
MMDF6N02HDR2
Package
SO−8
Shipping
2500 Tape & Reel
Preferred
devices are recommended choices for future use
and best overall value.
©
Semiconductor Components Industries, LLC, 2006
August, 2006
−
Rev. 3
1
Publication Order Number:
MMDF6N02HD/D
MMDF6N02HD
ELECTRICAL CHARACTERISTICS
(T
A
= 25°C unless otherwise noted)
Characteristic
OFF CHARACTERISTICS
Drain−to−Source Breakdown Voltage
(V
GS
= 0 Vdc, I
D
= 0.25 mAdc)
Temperature Coefficient (Positive)
Zero Gate Voltage Drain Current
(V
DS
= 20 Vdc, V
GS
= 0 Vdc)
(V
DS
= 20 Vdc, V
GS
= 0 Vdc, T
J
= 125°C)
Gate−Body Leakage Current (V
GS
=
±
12 Vdc, V
DS
= 0 Vdc)
ON CHARACTERISTICS
(Note 1)
Gate Threshold Voltage
(V
DS
= V
GS
, I
D
= 0.25 mAdc)
Threshold Temperature Coefficient (Negative)
Static Drain−to−Source On−Resistance
(V
GS
= 4.5 Vdc, I
D
= 6.0 Adc)
(V
GS
= 2.5 Vdc, I
D
= 3.0 Adc)
(Cpk
≥
2.0) (Note 3)
V
GS(th)
Vdc
0.5
−
−
−
7.0
−
−
−
−
−
−
−
−
−
−
−
0.8
2.86
28
42
8.6
515
345
150
12
96
100
130
11
1.2
6.1
3.9
1.2
−
35
49
−
572
372
178
15
103
108
140
12
−
−
−
Vdc
nC
ns
Mhos
pF
mV/°C
mΩ
(Cpk
≥
2.0) (Note 3)
V
(BR)DSS
Vdc
20
−
−
−
−
−
24.3
−
−
0.3
−
−
2.5
25
100
mV/°C
μAdc
Symbol
Min
Typ
Max
Unit
I
DSS
I
GSS
nAdc
(Cpk
≥
2.0) (Note 3)
R
DS(on)
Forward Transconductance (V
DS
= 12 Vdc, I
D
= 3.0 Adc)
DYNAMIC CHARACTERISTICS
Input Capacitance
Output Capacitance
Transfer Capacitance
SWITCHING CHARACTERISTICS
(Note 2)
Turn−On Delay Time
Rise Time
Turn−Off Delay Time
Fall Time
Gate Charge
See Figure 8
(V
DD
= 10 Vdc, I
D
= 3.5 Adc,
V
GS
= 4.0 Vdc,
R
G
= 10
Ω)
(V
DS
= 10 Vdc, V
GS
= 0 Vdc,
f = 1.0 MHz)
g
FS
C
iss
C
oss
C
rss
t
d(on)
t
r
t
d(off)
t
f
Q
T
Q
1
Q
2
Q
3
(V
DS
= 16 Vdc, I
D
= 6.0 Adc,
V
GS
= 4.0 Vdc)
SOURCE−DRAIN DIODE CHARACTERISTICS
Forward On−Voltage
(I
S
= 6.0 Adc, V
GS
= 0 Vdc)
(I
S
= 6.0 Adc, V
GS
= 0 Vdc,
T
J
= 125°C)
V
SD
−
−
−
−
−
−
0.84
0.77
102
36
66
0.150
1.2
−
−
−
−
−
μC
Reverse Recovery Time
(I
S
= 6.0 Adc, V
GS
= 0 Vdc,
dI
S
/dt = 100 A/μs)
Reverse Recovery Stored Charge
1. Pulse Test: Pulse Width
≤
300
μs,
Duty Cycle
≤
2%.
2. Switching characteristics are independent of operating junction temperature.
3. Reflects typical values.
Max limit
−
Typ
C
pk
=
3 x SIGMA
t
rr
t
a
t
b
Q
RR
ns
http://onsemi.com
2
MMDF6N02HD
TYPICAL ELECTRICAL CHARACTERISTICS
12
I D , DRAIN CURRENT (AMPS)
12
V
DS
≥
10 V
I D , DRAIN CURRENT (AMPS)
10
8
6
4
2
T
J
= 100°C
0
0
0.2
0.4 0.6 0.8
1
1.2 1.4 1.6
V
DS
, DRAIN−TO−SOURCE VOLTAGE (VOLTS)
1.8
2
0
0
− 55°C
3
25°C
V
GS
= 10 V
2.5 V
T
J
= 25°C
2.3 V
2.1 V
4.5 V
10
2.7 V
8
6
1.9 V
4
2
1.7 V
0.5
1
1.5
2
2.5
V
GS
, GATE−TO−SOURCE VOLTAGE (VOLTS)
Figure 1. On−Region Characteristics
RDS(on) , DRAIN−TO−SOURCE RESISTANCE (OHMS)
RDS(on) , DRAIN−TO−SOURCE RESISTANCE (OHMS)
Figure 2. Transfer Characteristics
0.045
0.04
0.035
0.03
0.025
0.02
0.015
0.01
0.005
0
2
3
4
5
6
7
8
9
V
GS
, GATE−TO−SOURCE VOLTAGE (VOLTS)
10
I
D
= 6 A
T
J
= 25°C
0.07
T
J
= 25°C
0.06
0.05
0.04
0.03
4.5 V
0.02
0.01
0
1
3
5
7
9
I
D
, DRAIN CURRENT (AMPS)
11
13
V
GS
= 2.5 V
Figure 3. On−Resistance versus
Gate−To−Source Voltage
Figure 4. On−Resistance versus Drain Current
and Gate Voltage
RDS(on) , DRAIN−TO−SOURCE RESISTANCE
(NORMALIZED)
1.6
1.4
1.2
1
0.8
0.6
0.4
0.2
0
−50
−25
0
25
50
75
100
125
150
V
GS
= 4.5 V
I
D
= 3 A
1000
V
GS
= 0 V
100
T
J
= 125°C
I DSS , LEAKAGE (nA)
100°C
10
25°C
1
0.1
0
2.5
T
J
, JUNCTION TEMPERATURE (°C)
5
7.5
10
12.5
15
17.5
V
DS
, DRAIN−TO−SOURCE VOLTAGE (VOLTS)
20
Figure 5. On−Resistance Variation with
Temperature
http://onsemi.com
3
Figure 6. Drain−To−Source Leakage
Current versus Voltage
MMDF6N02HD
POWER MOSFET SWITCHING
Switching behavior is most easily modeled and predicted
by recognizing that the power MOSFET is charge
controlled. The lengths of various switching intervals (Δt)
are determined by how fast the FET input capacitance can
be charged by current from the generator.
The published capacitance data is difficult to use for
calculating rise and fall because drain−gate capacitance
varies greatly with applied voltage. Accordingly, gate
charge data is used. In most cases, a satisfactory estimate of
average input current (I
G(AV)
) can be made from a
rudimentary analysis of the drive circuit so that
t = Q/I
G(AV)
During the rise and fall time interval when switching a
resistive load, V
GS
remains virtually constant at a level
known as the plateau voltage, V
SGP
. Therefore, rise and fall
times may be approximated by the following:
t
r
= Q
2
x R
G
/(V
GG
−
V
GSP
)
t
f
= Q
2
x R
G
/V
GSP
where
V
GG
= the gate drive voltage, which varies from zero to V
GG
R
G
= the gate drive resistance
and Q
2
and V
GSP
are read from the gate charge curve.
During the turn−on and turn−off delay times, gate current is
not constant. The simplest calculation uses appropriate
values from the capacitance curves in a standard equation for
voltage change in an RC network. The equations are:
t
d(on)
= R
G
C
iss
In [V
GG
/(V
GG
−
V
GSP
)]
t
d(off)
= R
G
C
iss
In (V
GG
/V
GSP
)
1500
The capacitance (C
iss
) is read from the capacitance curve at
a voltage corresponding to the off−state condition when
calculating t
d(on)
and is read at a voltage corresponding to the
on−state when calculating t
d(off)
.
At high switching speeds, parasitic circuit elements
complicate the analysis. The inductance of the MOSFET
source lead, inside the package and in the circuit wiring
which is common to both the drain and gate current paths,
produces a voltage at the source which reduces the gate drive
current. The voltage is determined by Ldi/dt, but since di/dt
is a function of drain current, the mathematical solution is
complex. The MOSFET output capacitance also
complicates the mathematics. And finally, MOSFETs have
finite internal gate resistance which effectively adds to the
resistance of the driving source, but the internal resistance
is difficult to measure and, consequently, is not specified.
The resistive switching time variation versus gate
resistance (Figure 9) shows how typical switching
performance is affected by the parasitic circuit elements. If
the parasitics were not present, the slope of the curves would
maintain a value of unity regardless of the switching speed.
The circuit used to obtain the data is constructed to minimize
common inductance in the drain and gate circuit loops and
is believed readily achievable with board mounted
components. Most power electronic loads are inductive; the
data in the figure is taken with a resistive load, which
approximates an optimally snubbed inductive load. Power
MOSFETs may be safely operated into an inductive load;
however, snubbing reduces switching losses.
T
J
= 25°C
C, CAPACITANCE (pF)
1000
500
C
iss
C
oss
C
rss
0
5
10
15
20
25
V
DS
, DRAIN−TO−SOURCE VOLTAGE (Volts)
Figure 7. Capacitance Variation
http://onsemi.com
4
MMDF6N02HD
VGS, GATE−TO−SOURCE VOLTAGE (VOLTS)
12
I
D
= 6 A
T
J
= 25°C
9
QT
6
20
V
GS
40
1000
V
DD
= 10 V
I
D
= 3.5 A
V
GS
= 4.0 V
T
J
= 25°C
v DS , DRAIN−TO−SOURCE VOLTAGE (VOLTS)
30
100
t, TIME (ns)
t
f
t
d(off)
t
r
10
t
d(on)
3
Q1
Q2
10
V
DS
Q3
0
0
2
4
6
8
10
12
14
0
16
1
1
10
R
G
, GATE RESISTANCE (OHMS)
100
Q
T
, TOTAL CHARGE (nC)
Figure 8. Gate−To−Source and Drain−To−Source
Voltage versus Total Charge
Figure 9. Resistive Switching Time
Variation versus Gate Resistance
DRAIN−TO−SOURCE DIODE CHARACTERISTICS
The switching characteristics of a MOSFET body diode
are very important in systems using it as a freewheeling or
commutating diode. Of particular interest are the reverse
recovery characteristics which play a major role in
determining switching losses, radiated noise, EMI and RFI.
System switching losses are largely due to the nature of
the body diode itself. The body diode is a minority carrier
device, therefore it has a finite reverse recovery time, t
rr
, due
to the storage of minority carrier charge, Q
RR
, as shown in
the typical reverse recovery wave form of Figure 15. It is this
stored charge that, when cleared from the diode, passes
through a potential and defines an energy loss. Obviously,
repeatedly forcing the diode through reverse recovery
further increases switching losses. Therefore, one would
like a diode with short t
rr
and low Q
RR
specifications to
minimize these losses.
The abruptness of diode reverse recovery effects the
amount of radiated noise, voltage spikes, and current
ringing. The mechanisms at work are finite irremovable
circuit parasitic inductances and capacitances acted upon by
6
5
I S , SOURCE CURRENT (AMPS)
4
3
2
1
0
0.5
V
GS
= 0 V
T
J
= 25°C
high di/dts. The diode’s negative di/dt during t
a
is directly
controlled by the device clearing the stored charge.
However, the positive di/dt during t
b
is an uncontrollable
diode characteristic and is usually the culprit that induces
current ringing. Therefore, when comparing diodes, the
ratio of t
b
/t
a
serves as a good indicator of recovery
abruptness and thus gives a comparative estimate of
probable noise generated. A ratio of 1 is considered ideal and
values less than 0.5 are considered snappy.
Compared to ON Semiconductor standard cell density
low voltage MOSFETs, high cell density MOSFET diodes
are faster (shorter t
rr
), have less stored charge and a softer
reverse recovery characteristic. The softness advantage of
the high cell density diode means they can be forced through
reverse recovery at a higher di/dt than a standard cell
MOSFET diode without increasing the current ringing or the
noise generated. In addition, power dissipation incurred
from switching the diode will be less due to the shorter
recovery time and lower switching losses.
0.55
0.6
0.65
0.7
0.75
0.8
0.85
0.9
V
SD
, SOURCE−TO−DRAIN VOLTAGE (VOLTS)
Figure 10. Diode Forward Voltage versus Current
http://onsemi.com
5