电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8T49N285

产品描述Open-drain Interrupt pin
文件大小964KB,共66页
制造商ICS ( IDT )
官网地址http://www.icst.com
下载文档 全文预览

8T49N285概述

Open-drain Interrupt pin

文档预览

下载PDF文档
FemtoClock
®
NG Octal
Universal Frequency Translator
8T49N285
DATA SHEET
General Description
The 8T49N285 has a fractional-feedback PLL that can be used as a
jitter attenuator or frequency translator. It is equipped with six integer
and two fractional output dividers, allowing the generation of up to 8
different output frequencies, ranging from 8kHz to 1GHz. Three of
these frequencies are completely independent of each other and the
inputs. The other five are related frequencies. The eight outputs may
select among LVPECL, LVDS, HCSL or LVCMOS output levels.
This functionality makes it ideal to be used in any frequency
translation application, including 1G, 10G, 40G and 100G
Synchronous Ethernet, OTN, and SONET/SDH, including ITU-T
G.709 (2009) FEC rates. The device may also behave as a frequency
synthesizer.
The 8T49N285 accepts up to two differential or single-ended input
clocks and a crystal input. The PLL can lock to either input clock, but
both input clocks must be related in frequency.
The device supports hitless reference switching between input
clocks. The device monitors both input clocks for Loss of Signal
(LOS). It generates an alarm when an input clock failure is detected.
Automatic and manual hitless reference switching options are
supported. LOS behavior can be set to support gapped or un-gapped
clocks.
The 8T49N285 supports holdover with an initial accuracy of ±50ppB
from the point where the loss of all applicable input reference(s) has
been detected. It maintains a historical average operating point that
may be returned to in holdover at a limited phase slope.
The device places no constraints on input to output frequency
conversion, supporting all FEC rates, including the new revision of
ITU-T Recommendation G.709 (2009), most with 0ppm conversion
error.
The PLL has a register-selectable loop bandwidth from 1.4Hz to
360Hz.
Each output supports individual phase delay settings to allow
output-output alignment.
The device supports Output Enable inputs and Lock, Holdover and
LOS status outputs.
The device is programmable through an I
2
C interface. It also
supports I
2
C master capability to allow the register configuration to
be read from an external EEPROM.
Features
Supports SDH/SONET and Synchronous Ethernet clocks
including all FEC rate conversions
<0.3ps RMS typical jitter (including spurs),12kHz to 20MHz
Operating modes: locked to input signal, holdover and free-run
Initial holdover accuracy of ±50ppb
Accepts two LVPECL, LVDS, LVHSTL, HCSL or LVCMOS
input clocks
Accepts frequencies ranging from 8kHz up to 875MHz
Auto and manual input clock selection with hitless switching
Clock input monitoring, including support for gapped clocks
Phase-Slope Limiting and Fully Hitless Switching options to
control output phase transients
Operates from a 10MHz to 40MHz fundamental-mode crystal
Generates 8 LVPECL/LVDS/HCSL or 16 LVCMOS output clocks
Output frequencies ranging from 8kHz up to 1.0GHz (diff)
Output frequencies ranging from 8kHz to 250MHz (LVCMOS)
Four General Purpose I/O pins with optional support for status &
control:
Four Output Enable control inputs may be mapped to any of the
eight outputs
Lock, Holdover & Loss-of-Signal status outputs
Open-drain Interrupt pin
Nine programmable PLL loop bandwidth settings from 1.4Hz to
360Hz.
Optional Fast Lock function
Programmable output phase delays in steps as small as 16ps
Register programmable through I
2
C or via external I
2
C EEPROM
Bypass clock paths for system tests
Power supply modes
V
CC
/ V
CCA
/ V
CCO
3.3V / 3.3V / 3.3V
3.3V / 3.3V / 2.5V
3.3V / 3.3V / 1.8V (LVCMOS)
2.5V / 2.5V / 3.3V
2.5V / 2.5V / 2.5V
2.5V / 2.5V / 1.8V (LVCMOS)
-40°C to 85°C ambient operating temperature
Package: 56QFN, lead-free RoHs (6)
Applications
• OTN or SONET / SDH equipment Line cards (up to OC-192, and
supporting FEC ratios)
• OTN de-mapping (Gapped Clock and DCO mode)
• Gigabit and Terabit IP switches / routers including support of
Synchronous Ethernet
• SyncE (G.8262) applications
• Wireless base station baseband
• Data communications
• 100G Ethernet
8T49N285 REVISION 3 06/29/15
1
©2015 Integrated Device Technology, Inc.
大家早餐吃啥?
每天早上爹开车送到城铁站, 每天都抄起饼和鸡蛋路上吃 基本边吃边瞌睡 吃完整个早餐也就该下车了 以前还吃过永和和711,现在都很久没去了~~ 附近有啥好吃的?...
clark 聊聊、笑笑、闹闹
赚 分贴
0...
fanghaoshfs 嵌入式系统
关于MMC卡的总线选择
刚开始看相关的文档 有几个问题 1。是否需先 bus testing 再 bus switch? 2。bus testing的作用是什么? 3。如何确定 power class 的具体值? 比如我把总线从1比特变到4比特,具体步 ......
pascallee 嵌入式系统
求c语言歌曲编码如(两只老虎)等
急求MSP430F149对应的C语言歌曲编码,即歌曲音符表 本帖最后由 hnhsplj 于 2012-6-10 22:19 编辑 ]...
hnhsplj 微控制器 MCU
windows并口,新手请前辈指点一二。
要做一个投币检测装置,用并口通信。 进入运行系统,可以选择不同的游戏玩 我是用执行exe程序的 API运行游戏的。 但玩的过程中,可能玩家的游戏币消耗完, 要再次投币。 请问,当游 ......
wsmgyp 嵌入式系统
关于串口很无奈。。。。。
在万利的板子上写了一段最简单的串口的程序,能成功在超级终端上显示 但另外开了个工程也把原来的代码复制上去,一字没改,连设置都一样,但在超级终端上它就是没反应。。。。换回原来 ......
彪哥 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 678  149  1917  1986  2419  50  3  38  51  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved