P-Channel Enhancement Mode Field Effect Transistor
FEATURES
-200V, -10.5A, R
DS(ON)
= 0.36Ω
@V
GS
= -10V.
CED11P20/CEU11P20
PRELIMINARY
Super high dense cell design for extremely low R
DS(ON)
.
High power and current handing capability.
Lead-free plating ; RoHS compliant.
TO-251 & TO-252 package.
D
D
G
S
CEU SERIES
TO-252(D-PAK)
G
D
G
S
CED SERIES
TO-251(I-PAK)
S
ABSOLUTE MAXIMUM RATINGS
Parameter
Drain-Source Voltage
Gate-Source Voltage
Drain Current-Continuous
Drain Current-Pulsed
a
Tc = 25 C unless otherwise noted
Symbol
V
DS
V
GS
I
D
I
DM
P
D
E
AS
I
AS
T
J
,T
stg
Limit
-200
Units
V
V
A
A
W
W/ C
mJ
A
C
±
30
-10.5
-42
78
0.6
165
10.5
-55 to 150
Maximum Power Dissipation @ T
C
= 25 C
- Derate above 25 C
Single Pulsed Avalanche Energy
e
Single Pulsed Avalanche Current
e
Operating and Store Temperature Range
Thermal Characteristics
Parameter
Thermal Resistance, Junction-to-Case
Thermal Resistance, Junction-to-Ambient
Symbol
R
θJC
R
θJA
Limit
1.6
50
Units
C/W
C/W
This is preliminary information on a new product in development now .
Details are subject to change without notice
1
Rev 1. 2012.Mar
http://www.cetsemi.com
CED11P20/CEU11P20
Electrical Characteristics
Parameter
Off Characteristics
Drain-Source Breakdown Voltage
Zero Gate Voltage Drain Current
Gate Body Leakage Current, Forward
Gate Body Leakage Current, Reverse
On Characteristics
Static Drain-Source
On-Resistance
Dynamic Characteristics
d
Input Capacitance
Output Capacitance
Reverse Transfer Capacitance
Switching Characteristics
d
Turn-On Delay Time
Turn-On Rise Time
Turn-Off Delay Time
Turn-Off Fall Time
Total Gate Charge
Gate-Source Charge
Gate-Drain Charge
Drain-Source Diode Forward Current
b
Drain-Source Diode Forward Voltage
c
t
d(on)
t
r
t
d(off)
t
f
Q
g
Q
gs
Q
gd
I
S
V
SD
V
GS
= 0V, I
S
= -10.5A
V
DS
= -160V, I
D
= -13.5A,
V
GS
= -10V
V
DD
= -100V, I
D
= -13.5A,
V
GS
= -10V, R
GEN
= 25Ω
28
74
260
120
52
9
25
-10.5
-1.2
56
148
520
240
68
ns
ns
ns
ns
nC
nC
nC
A
V
C
iss
C
oss
C
rss
V
DS
= -25V, V
GS
= 0V,
f = 1.0 MHz
1620
240
50
pF
pF
pF
c
T
A
= 25 C unless otherwise noted
Symbol
BV
DSS
I
DSS
I
GSSF
I
GSSR
V
GS(th)
R
DS(on)
Test Condition
V
GS
= 0V, I
D
= -250µA
V
DS
= -200V, V
GS
= 0V
V
GS
= 30V, V
DS
= 0V
V
GS
= -30V, V
DS
= 0V
V
GS
= V
DS
, I
D
= -250µA
V
GS
= -10V, I
D
= -5.2A
-2
0.30
Min
-200
-1
100
-100
-4
0.36
Typ
Max
Units
V
µA
nA
nA
V
Ω
5
Gate Threshold Voltage
Drain-Source Diode Characteristics and Maximun Ratings
Notes :
a.Repetitive Rating : Pulse width limited by maximum junction temperature.
b.Surface Mounted on FR4 Board, t < 10 sec.
c.Pulse Test : Pulse Width < 300µs, Duty Cycle < 2%.
d.Guaranteed by design, not subject to production testing.
e.L = 3mH, IAS =10.5A, VDD = 25V, RG = 25Ω, Starting TJ = 25 C
2
CED11P20/CEU11P20
7.5
-V
GS
=10,8,7,6,V
50
25 C
-I
D
, Drain Current (A)
4.5
3.0
1.5
0
0.0
-V
GS
=5V
-I
D
, Drain Current (A)
6.0
40
30
20
10
0
T
J
=125 C
-55 C
-V
GS
=4V
1
2
3
4
5
0
2
4
6
8
10
12
-V
DS
, Drain-to-Source Voltage (V)
Figure 1. Output Characteristics
1800
1500
1200
900
600
300
0
Coss
Crss
0
5
10
15
20
25
3.0
2.5
2.0
1.5
1.0
0.5
0.0
-100
-V
GS
, Gate-to-Source Voltage (V)
Figure 2. Transfer Characteristics
R
DS(ON),
Normalized
R
DS(ON)
, On-Resistance(Ohms)
Ciss
I
D
=5.2A
V
GS
=10V
C, Capacitance (pF)
-50
0
50
100
150
200
-V
DS
, Drain-to-Source Voltage (V)
Figure 3. Capacitance
1.3
1.2
1.1
1.0
0.9
0.8
0.7
0.6
-50
V
DS
=V
GS
T
J
, Junction Temperature( C)
Figure 4. On-Resistance Variation
with Temperature
-I
S
, Source-drain current (A)
V
GS
=0V
10
2
V
TH
, Normalized
Gate-Source Threshold Voltage
I
D
=-250µA
10
1
-25
0
25
50
75
100
125
150
10
0
0.4
0.6
0.8
1.0
1.2
1.4
T
J
, Junction Temperature( C)
Figure 5. Gate Threshold Variation
with Temperature
-V
SD
, Body Diode Forward Voltage (V)
Figure 6. Body Diode Forward Voltage
Variation with Source Current
3
CED11P20/CEU11P20
-V
GS
, Gate to Source Voltage (V)
10
8
6
4
2
0
-I
D
, Drain Current (A)
V
DS
=-160V
I
D
=-13.5A
10
2
R
DS(ON)
Limit
100us
10
1
1ms
10ms
DC
10
0
0
10
20
30
40
50
60
10
-1
T
C
=25 C
T
J
=150 C
Single Pulse
10
0
10
1
10
2
10
3
Qg, Total Gate Charge (nC)
Figure 7. Gate Charge
V
DD
t
on
V
IN
V
GS
R
GEN
G
R
L
D
V
OUT
t
d(on)
V
OUT
-V
DS
, Drain-Source Voltage (V)
Figure 8. Maximum Safe
Operating Area
t
off
t
r
90%
t
d(off)
90%
10%
t
f
10%
INVERTED
90%
S
V
IN
50%
10%
50%
PULSE WIDTH
Figure 9. Switching Test Circuit
Figure 10. Switching Waveforms
r(t),Normalized Effective
Transient Thermal Impedance
10
0
D=0.5
0.2
10
-1
0.1
0.05
0.02
0.01
Single Pulse
P
DM
t
1
t
2
10
-2
1. R
θJC
(t)=r (t) * R
θJC
2. R
θJC
=See Datasheet
3. T
JM-
T
C
= P* R
θJC
(t)
4. Duty Cycle, D=t1/t2
10
-4
10
-3
10
-2
10
-1
10
0
10
1
10
2
Square Wave Pulse Duration (sec)
Figure 11. Normalized Thermal Transient Impedance Curve
4