Philips Semiconductors
Product specification
Thyristors
logic level
GENERAL DESCRIPTION
Glass passivated, sensitive gate
thyristors in a plastic envelope
suitable for surface mounting,
intended for use in general purpose
switching
and
phase
control
applications. These devices are
intended to be interfaced directly to
microcontrollers, logic integrated
circuits and other low power gate
trigger circuits.
BT258B series
QUICK REFERENCE DATA
SYMBOL
V
DRM
,
V
RRM
I
T(AV)
I
T(RMS)
I
TSM
PARAMETER
BT258B-
Repetitive peak off-state
voltages
Average on-state current
RMS on-state current
Non-repetitive peak on-state
current
MAX. MAX. MAX. UNIT
500R
500
5
8
75
600R
600
5
8
75
800R
800
5
8
75
V
A
A
A
PINNING - SOT404
PIN
1
2
3
mb
DESCRIPTION
cathode
anode
gate
anode
PIN CONFIGURATION
mb
SYMBOL
a
2
1
3
k
g
LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134).
SYMBOL
PARAMETER
CONDITIONS
MIN.
-
half sine wave; T
mb
≤
111 ˚C
all conduction angles
half sine wave; T
j
= 25 ˚C prior to
surge
t = 10 ms
t = 8.3 ms
t = 10 ms
I
TM
= 10 A; I
G
= 50 mA;
dI
G
/dt = 50 mA/µs
-
-
-
-
-
-
-
-
-
-
-
-40
-
MAX.
-500R -600R -800R
500
1
600
1
800
5
8
75
82
28
50
2
5
5
5
0.5
150
125
2
UNIT
V
A
A
A
A
A
2
s
A/µs
A
V
V
W
W
˚C
˚C
V
DRM
, V
RRM
Repetitive peak off-state
voltages
I
T(AV)
I
T(RMS)
I
TSM
Average on-state current
RMS on-state current
Non-repetitive peak
on-state current
I
2
t
dI
T
/dt
I
GM
V
GM
V
RGM
P
GM
P
G(AV)
T
stg
T
j
I
2
t for fusing
Repetitive rate of rise of
on-state current after
triggering
Peak gate current
Peak gate voltage
Peak reverse gate voltage
Peak gate power
Average gate power
over any 20 ms period
Storage temperature
Operating junction
temperature
1
Although not recommended, off-state voltages up to 800V may be applied without damage, but the thyristor may
switch to the on-state. The rate of rise of current should not exceed 15 A/µs.
2
Note: Operation above 110˚C may require the use of a gate to cathode resistor of 1kΩ or less.
September 1997
1
Rev 1.100
Philips Semiconductors
Product specification
Thyristors
logic level
THERMAL RESISTANCES
SYMBOL
R
th j-mb
R
th j-a
PARAMETER
Thermal resistance
junction to heatsink
Thermal resistance
junction to ambient
CONDITIONS
MIN.
-
minimum footprint, FR4 board
-
BT258B series
TYP.
-
55
MAX.
2.0
-
UNIT
K/W
K/W
STATIC CHARACTERISTICS
T
j
= 25 ˚C unless otherwise stated
SYMBOL
I
GT
I
L
I
H
V
T
V
GT
I
D
, I
R
PARAMETER
Gate trigger current
Latching current
Holding current
On-state voltage
Gate trigger voltage
Off-state leakage current
CONDITIONS
V
D
= 12 V; I
T
= 0.1 A
V
D
= 12 V; I
GT
= 0.1 A
V
D
= 12 V; I
GT
= 0.1 A
I
T
= 16 A
V
D
= 12 V; I
T
= 0.1 A
V
D
= V
DRM(max)
; I
T
= 0.1 A; T
j
= 110 ˚C
V
D
= V
DRM(max)
; V
R
= V
RRM(max)
; T
j
= 125 ˚C
MIN.
-
-
-
-
-
0.1
-
TYP.
50
0.4
0.3
1.3
0.4
0.2
0.1
MAX.
200
10
6
1.5
1.5
-
0.5
UNIT
µA
mA
mA
V
V
V
mA
DYNAMIC CHARACTERISTICS
T
j
= 25 ˚C unless otherwise stated
SYMBOL
dV
D
/dt
t
gt
t
q
PARAMETER
Critical rate of rise of
off-state voltage
Gate controlled turn-on
time
Circuit commutated
turn-off time
CONDITIONS
V
DM
= 67% V
DRM(max)
; T
j
= 125 ˚C;
exponential waveform; R
GK
= 100
Ω
I
TM
= 10 A; V
D
= V
DRM(max)
; I
G
= 5 mA;
dI
G
/dt = 0.2 A/µs
V
D
= 67% V
DRM(max)
; T
j
= 125 ˚C;
I
TM
= 12 A; V
R
= 24 V; dI
TM
/dt = 10 A/µs;
dV
D
/dt = 2 V/µs; R
GK
= 1 kΩ
MIN.
50
-
-
TYP.
100
2
100
MAX.
-
-
-
UNIT
V/µs
µs
µs
September 1997
2
Rev 1.100
Philips Semiconductors
Product specification
Thyristors
logic level
BT258B series
8
7
6
5
4
3
2
1
0
Ptot / W
conduction form
angle
factor
degrees
a
30
4
60
2.8
90
2.2
120
1.9
180
1.57
BT150
Tmb(max) / C
a = 1.57
1.9
109
111
113
115
117
119
121
123
80
70
60
50
40
30
20
10
0
ITSM / A
BT258
IT
I TSM
2.2
2.8
4
time
T
Tj initial = 25 C max
0
1
2
3
IT(AV) / A
4
5
125
6
1
10
100
Number of half cycles at 50Hz
1000
Fig.1. Maximum on-state dissipation, P
tot
, versus
average on-state current, I
T(AV)
, where
a = form factor = I
T(RMS)
/ I
T(AV)
.
BT150
Fig.4. Maximum permissible non-repetitive peak
on-state current I
TSM
, versus number of cycles, for
sinusoidal currents, f = 50 Hz.
1000
ITSM / A
24
20
16
12
IT(RMS) / A
BT150
dI
T
/dt limit
100
I TSM
T
time
IT
8
4
0
0.01
Tj initial = 25 C max
10
10us
100us
T/s
1ms
10ms
0.1
1
surge duration / s
10
Fig.2. Maximum permissible non-repetitive peak
on-state current I
TSM
, versus pulse width t
p
, for
sinusoidal currents, t
p
≤
10ms.
IT(RMS) / A
BT258
111 C
Fig.5. Maximum permissible repetitive rms on-state
current I
T(RMS)
, versus surge duration, for sinusoidal
currents, f = 50 Hz; T
mb
≤
111˚C.
VGT(Tj)
VGT(25 C)
9
8
7
6
5
4
3
2
1
1.6
1.4
1.2
1
0.8
0.6
BT151
0
-50
0
50
Tmb / C
100
150
0.4
-50
0
50
Tj / C
100
150
Fig.3. Maximum permissible rms current I
T(RMS)
,
versus mounting base temperature T
mb
.
Fig.6. Normalised gate trigger voltage
V
GT
(T
j
)/ V
GT
(25˚C), versus junction temperature T
j
.
September 1997
3
Rev 1.100
Philips Semiconductors
Product specification
Thyristors
logic level
BT258B series
3
2.5
2
1.5
1
0.5
IGT(Tj)
IGT(25 C)
BT150
30
25
IT / A
Tj = 125 C
Tj = 25 C
Vo = 0.99 V
Rs = 0.0325 ohms
BT150+
20
15
10
5
0
typ
max
0
-50
0
50
Tj / C
100
150
0
0.5
1
VT / V
1.5
2
Fig.7. Normalised gate trigger current
I
GT
(T
j
)/ I
GT
(25˚C), versus junction temperature T
j
.
IL(Tj)
IL(25 C)
Fig.10. Typical and maximum on-state characteristic.
3
2.5
BT150
10
Zth j-mb (K/W)
BT150
1
2
1.5
1
0.5
0
-50
0.01
10us
0.1ms
1ms
10ms
tp / s
0.1s
1s
0.1
P
D
tp
t
0
50
Tj / C
100
150
10s
Fig.8. Normalised latching current I
L
(T
j
)/ I
L
(25˚C),
versus junction temperature T
j
.
IH(Tj)
IH(25 C)
Fig.11. Transient thermal impedance Z
th j-mb
, versus
pulse width t
p
.
dVD/dt (V/us)
3
2.5
2
1.5
1
0.5
BT150
1000
RGK = 100 ohms
100
10
0
-50
0
50
Tj / C
100
150
1
0
50
Tj / C
100
150
Fig.9. Normalised holding current I
H
(T
j
)/ I
H
(25˚C),
versus junction temperature T
j
.
Fig.12. Typical, critical rate of rise of off-state voltage,
dV
D
/dt versus junction temperature T
j
.
September 1997
4
Rev 1.100
Philips Semiconductors
Product specification
Thyristors
logic level
MECHANICAL DATA
Dimensions in mm
Net Mass: 1.4 g
10.3 max
4.5 max
1.4 max
BT258B series
11 max
15.4
2.5
0.85 max
(x2)
2.54 (x2)
0.5
Fig.13. SOT404 : centre pin connected to mounting base.
Notes
1. Epoxy meets UL94 V0 at 1/8".
MOUNTING INSTRUCTIONS
Dimensions in mm
11.5
9.0
17.5
2.0
3.8
5.08
Fig.14. SOT404 : minimum pad sizes for surface mounting.
Notes
1. Plastic meets UL94 V0 at 1/8".
September 1997
5
Rev 1.100