电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PN250

产品描述FPGA, 1536 CLBS, 60000 GATES, PQFP100
产品类别半导体    可编程逻辑器件   
文件大小6MB,共114页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 选型对比 全文预览

A3PN250概述

FPGA, 1536 CLBS, 60000 GATES, PQFP100

现场可编程门阵列, 1536 CLBS, 60000 门, PQFP100

A3PN250规格参数

参数名称属性值
功能数量1
端子数量100
最大工作温度85 Cel
最小工作温度-40 Cel
最大供电/工作电压1.58 V
最小供电/工作电压1.42 V
额定供电电压1.5 V
加工封装描述14 × 14 MM, 1.20 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, VQFP-100
状态ACTIVE
工艺CMOS
包装形状SQUARE
包装尺寸FLATPACK, THIN PROFILE, FINE PITCH
表面贴装Yes
端子形式GULL WING
端子间距0.5000 mm
端子涂层MATTE 锡
端子位置
包装材料塑料/环氧树脂
温度等级INDUSTRIAL
组织1536 CLBS, 60000 门
可配置逻辑模块数量1536
可编程逻辑类型FIELD PROGRAMMABLE GATE 阵列
等效门电路数量60000

文档预览

下载PDF文档
Revision 11
ProASIC3 nano Flash FPGAs
Features and Benefits
Wide Range of Features
• 10 k to 250 k System Gates
• Up to 36 kbits of True Dual-Port SRAM
• Up to 71 User I/Os
Advanced I/Os
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• I/O Registers on Input, Output, and Enable Paths
• Selectable Schmitt Trigger Inputs
• Hot-Swappable and Cold-Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Up to Six CCC Blocks, One with an Integrated PLL
• Configurable Phase Shift, Multiply/Divide, Delay
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
Designed to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
Low Power
nano Products
1.5 V Core Voltage for Low Power
Support for 1.5 V-Only Systems
Low-Impedance Flash Switches
ProASIC
®
3
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18 organization)
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
Enhanced Commercial Temperature Range
• –20°C to +70°C
Table 1 • ProASIC3 nano Devices
ProASIC3 nano Devices
ProASIC3 nano-Z Devices
1
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
2
4,608-Bit Blocks
2
A3PN010
10,000
86
260
1
A3PN015
1
A3PN020
15,000
128
384
1
4
3
49
QN68
20,000
172
520
1
4
3
49
52
QN68
30,000
256
768
1
6
2
77
83
QN48, QN68
VQ100
A3PN060
60,000
512
1,536
18
4
1
Yes
1
18
2
71
71
A3PN125
125,000
1,024
3,072
36
8
1
Yes
1
18
2
71
71
A3PN250
A3N250Z
1
250,000
2,048
6,144
36
8
1
Yes
1
18
4
68
68
A3PN030Z
1,2
A3PN060Z
1
A3PN125Z
1
FlashROM Kbits
Secure (AES) ISP
VersaNet Globals
I/O Banks
Maximum User I/Os (packaged device)
Maximum User I/Os (Known Good Die)
Package Pins
QFN
VQFP
2
2
4
2
34
34
QN48
Integrated PLL in CCCs
VQ100
VQ100
VQ100
Notes:
1. Not recommended for new designs.
2. A3PN030Z and smaller devices do not support this feature.
3. For higher densities and support of additional features, refer to the
ProASIC3
and
ProASIC3E
datasheets.
† A3PN030 and smaller devices do not support this feature.
January 2013
© 2013 Microsemi Corporation
I

A3PN250相似产品对比

A3PN250 A3PN010 A3PN125 A3PN020
描述 FPGA, 1536 CLBS, 60000 GATES, PQFP100 FPGA, 1536 CLBS, 60000 GATES, PQFP100 FPGA, 1536 CLBS, 60000 GATES, PQFP100 FPGA, 1536 CLBS, 60000 GATES, PQFP100
功能数量 1 1 1 1
端子数量 100 100 100 100
最大工作温度 85 Cel 85 Cel 85 Cel 85 Cel
最小工作温度 -40 Cel -40 Cel -40 Cel -40 Cel
最大供电/工作电压 1.58 V 1.58 V 1.58 V 1.58 V
最小供电/工作电压 1.42 V 1.42 V 1.42 V 1.42 V
额定供电电压 1.5 V 1.5 V 1.5 V 1.5 V
加工封装描述 14 × 14 MM, 1.20 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, VQFP-100 14 × 14 MM, 1.20 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, VQFP-100 14 × 14 MM, 1.20 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, VQFP-100 14 × 14 MM, 1.20 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, VQFP-100
状态 ACTIVE ACTIVE ACTIVE ACTIVE
工艺 CMOS CMOS CMOS CMOS
包装形状 SQUARE SQUARE SQUARE SQUARE
包装尺寸 FLATPACK, THIN PROFILE, FINE PITCH FLATPACK, THIN PROFILE, FINE PITCH FLATPACK, THIN PROFILE, FINE PITCH FLATPACK, THIN PROFILE, FINE PITCH
表面贴装 Yes Yes Yes Yes
端子形式 GULL WING GULL WING GULL WING GULL WING
端子间距 0.5000 mm 0.5000 mm 0.5000 mm 0.5000 mm
端子涂层 MATTE 锡 MATTE 锡 MATTE 锡 MATTE 锡
端子位置
包装材料 塑料/环氧树脂 塑料/环氧树脂 塑料/环氧树脂 塑料/环氧树脂
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
组织 1536 CLBS, 60000 门 1536 CLBS, 60000 门 1536 CLBS, 60000 门 1536 CLBS, 60000 门
可配置逻辑模块数量 1536 1536 1536 1536
可编程逻辑类型 FIELD PROGRAMMABLE GATE 阵列 FIELD PROGRAMMABLE GATE 阵列 FIELD PROGRAMMABLE GATE 阵列 FIELD PROGRAMMABLE GATE 阵列
等效门电路数量 60000 60000 60000 60000
画了一个IC
先画原理图,四个门电路加一个电源 227494227495画package,两种封装,一种DIL,一种LCC-20 227497 焊盘和引脚关联 227496227498227499 227500 添加描述 227501 库文件搜索 22750222 ......
suoma PCB设计
电力系统用单相逆变电源的研制
随着国内电力工业的不断发展,发电厂、变电站在故障情况下要求不间断电源供电的交流负荷越来越多,对交流供电质量的要求也越来越高,传统的方波逆变器已不能满足应用要求,而UPS由于造价太高, ......
zbz0529 电源技术
热电偶测量线路处于断路时的问题
请教各位大侠,如果热电偶测量线路处于断路状态,怎么才能让测量电路有所指示?...
绿茶 测试/测量
【每日一片】Stellaris MCU Part No. 第二个字符的意义
你知道 Stellaris MCU  Part No. 第二个字符的意义吗? 72927...
Study_Stellaris 微控制器 MCU
初学者应购置些什么?
随着近年来青少年电子爱好者的增多,此类现象十分普遍,一是初学者刚入门不识行情,二是有人借此谋取不当利益。感慨之余仅以一家之言奉上,供初学者参考。 1.万用表   对电子制作和维修来说, ......
adqin 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 293  1212  1567  2641  909  6  25  32  54  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved