电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PT7V4050GATGB30.720/24.576

产品描述PLL/Frequency Synthesis Circuit,
产品类别模拟混合信号IC    信号电路   
文件大小156KB,共7页
制造商Pericom Semiconductor Corporation (Diodes Incorporated)
官网地址https://www.diodes.com/
下载文档 详细参数 全文预览

PT7V4050GATGB30.720/24.576概述

PLL/Frequency Synthesis Circuit,

PT7V4050GATGB30.720/24.576规格参数

参数名称属性值
Objectid113594799
包装说明,
Reach Compliance Codeunknown
ECCN代码EAR99

文档预览

下载PDF文档
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Features
PLL with quartz stabilized VCXO
Loss of signals alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65 Mb/s
Tri-state output
User defined PLL loop response
NRZ data compatible
Single +5.0V power supply
Description
The device is composed of a phase-lock loop with an
integrated VCXO for use in clock recovery, data re-
timing, frequency translation and clock smoothing
applications in telecom and datacom systems.
Crystal Frequencies Supported: 12.000~50.000 MHz.
Block Diagram
CLKIN
DATAIN
HIZ
Phase Detector &
Loss Of Signal
Circuit
RCLK
RDATA
LOS
PHO
VC
LOSIN
CLK1
VCXO
Divider
CLK2
OPN
Op
Amp
OPOUT
OPP
Ordering Information
PT7V4050
Device Type
16-pin clock recoverymodule
PackageLeads
T: Thru-Hole
G: Surface Mount
CLK2 Divider
A: Divide by 2 E: Divide by 32
B: Divide by 4 F: Divide by 64
C: Divide by 8 G: Divide by 128
D: Divide by 16 H: Divide by 256
K: Disable
T
B
C
G
A
49.408 / 12.352
CLK2 Frequency
CLK1 Frequency
A: 5.0V supply voltage
B: 3.3V supply voltage
C:
±
20ppm
F:
±
32ppm
G:
±
50ppm
H:
±
100ppm
Temperature Range
C: 0
°
C to 70
°
C
T: -40
°
C to 85
°
C
12.000
16.128
18.432
22.579
28.000
34.368
44.736
Frequencies using at CLK1 (MHz)
12.288
12.624
13.00
16.384
16.777
16.896
18.936
20.000
20.480
24.576
24.704
25.000
30.720
32.000
32.768
38.880
40.000
41.2416
47.457
49.152
49.408
19.440
35.328
16.000
17.920
22.1184
27.000
33.330
41.943
50.000
40.960
Note:
CLK1 up to 40.960MHz for both 5V and
3.3V for temperature -40oC to 85 oC; CLK1 up to
50MHz for both 5V and 3.3V for temperature 0oC to 70oC.
PT0125(02/06)
1
Ver:2
关于飞思卡尔智能车模起跑线识别方法的设计与实现
设计思想及算法实现 车模与赛道的参数如图1所示。车模运行的主要形式主要是车模的规定的赛道内行进,赛道中央有一条25mm宽的黑色引导线。 http://photo8.hexun.com/p/2007/0827/124400/b_BA3B ......
puddinglove FPGA/CPLD
分享MSP430单片机实现的FIR滤波器C语言程序
#include <stdio.h> #define FRAME 180 short int h = { 399,-296,-945,-1555, -1503,-285,2112,5061, 7503,8450,7503,5061, 2112,-285,-1503,-1555, -945,-296,399 }; st ......
灞波儿奔 微控制器 MCU
寻求STM32扩展以太网接口的方案
产品目前用的是STM32F103,通信方式想改成以太网,请教各位哪里有相关的方案? 谢谢!...
daxingxian stm32/stm8
【转帖】电源基础电路图集锦
一、稳压电源1、3~25V电压可调稳压电路图此稳压电源可调范围在3.5V~25V之间任意调节,输出电流大,并采用可调稳压管式电路,从而得到满意平稳的输出电压。工作原理:经整流滤波后直流电压由R1 ......
皇华Ameya360 综合技术交流
PCB拼板和工艺边教程
PCB拼板,主要是为了充分利用板材,从而提高生产效率。 比较简单的是,规则板框的拼板。380134如上图的,板框是正方形,很容易就拼了四块板,其中,只需要有一块板有布线,而其它拼出来的板只 ......
ohahaha PCB设计
有木有仪器仪表的
本帖最后由 paulhyde 于 2014-9-15 09:14 编辑 求交流啊 ...
成杨 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1898  1596  1462  2516  769  39  33  30  51  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved