电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8T49N242

产品描述Auto and manual clock selection with hitless switching
文件大小993KB,共65页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

8T49N242概述

Auto and manual clock selection with hitless switching

文档预览

下载PDF文档
FemtoClock
®
NG Universal Frequency
Translator
8T49N242
DATA SHEET
General Description
The 8T49N242 has one fractional-feedback PLL that can be used as
a jitter attenuator and frequency translator. It is equipped with four
integer output dividers, allowing the generation of up to four different
output frequencies, ranging from 8kHz to 1GHz. These frequencies
are completely independent of the input reference frequencies and
the crystal reference frequency. The device places virtually no
constraints on input to output frequency conversion, supporting all
FEC rates, including the new revision of ITU-T Recommendation
G.709 (2009), most with 0ppm conversion error. The outputs may
select among LVPECL, LVDS, HCSL or LVCMOS output levels.
This makes it ideal to be used in any frequency synthesis application,
including 1G, 10G, 40G and 100G Synchronous Ethernet, OTN, and
SONET/SDH, including ITU-T G.709 (2009) FEC rates.
The 8T49N242 accepts up to two differential or single-ended input
clocks and a fundamental-mode crystal input. The internal PLL can
lock to either of the input reference clocks or just to the crystal to
behave as a frequency synthesizer. The PLL can use the second
input for redundant backup of the primary input reference, but in this
case, both input clock references must be related in frequency.
The device supports hitless reference switching between input
clocks. The device monitors both input clocks for Loss of Signal
(LOS), and generates an alarm when an input clock failure is
detected. Automatic and manual hitless reference switching options
are supported. LOS behavior can be set to support gapped or
un-gapped clocks.
The 8T49N242 supports holdover. The holdover has an initial
accuracy of ±50ppB from the point where the loss of all applicable
input reference(s) has been detected. It maintains a historical
average operating point for the PLL that may be returned to in
holdover at a limited phase slope.
The PLL has a register-selectable loop bandwidth from 0.2Hz to
6.4kHz.
The device supports Output Enable & Clock Select inputs and Lock,
Holdover & LOS status outputs.
The device is programmable through an C interface. It also
supports I
2
C master capability to allow the register configuration to
be read from an external EEPROM.
Programming with IDT’s
Timing Commander
software is
recommended for optimal device performance. Factory
pre-programmed devices are also available.
I
2
Applications
• OTN or SONET / SDH equipment
• Gigabit and Terabit IP switches / routers including Synchronous
Ethernet
• Video broadcast
Features
• Supports SDH/SONET and Synchronous Ethernet clocks including
all FEC rate conversions
• 0.35ps RMS Typical Jitter (including spurs): 12kHz to 20MHz
• Operating Modes: Synthesizer, Jitter Attenuator
• Operates from a 10MHz to 50MHz fundamental-mode crystal
• Initial holdover accuracy of +50ppb.
• Accepts up to 2 LVPECL, LVDS, LVHSTL or LVCMOS input clocks
• Accepts frequencies ranging from 8kHz to 875MHz
• Auto and manual clock selection with hitless switching
• Clock input monitoring including support for gapped clocks
• Phase-slope limiting and fully hitless switching options to control
output clock phase transients
• Generates four LVPECL / LVDS / HCSL or eight LVCMOS output
clocks
• Output frequencies ranging from 8kHz up to 1.0GHz
(differential)
• Output frequencies ranging from 8kHz to 250MHz (LVCMOS)
• Integer divider ranging from ÷4 to ÷786,420 for each output
• Programmable loop bandwidth settings from 0.2Hz to 6.4kHz
• Optional fast-lock function
• Four General Purpose I/O pins with optional support for status &
control:
• Two Output Enable control inputs provide control over the four
clocks
• Manual clock selection control input
• Lock, Holdover and Loss-of-Signal alarm outputs
• Open-drain Interrupt pin
• Register programmable through I
2
C or via external I
2
C EEPROM
• Full 2.5V or 3.3V supply modes, 1.8V support for LVCMOS outputs,
GPIO and control pins
• -40°C to 85°C ambient operating temperature
• Package: 40QFN, lead-free (RoHS 6)
8T49N242 REVISION 2 08/07/15
1
©2015 Integrated Device Technology, Inc.
EK314烧录手册
MY-IMX6 MfgTool-v2.6 User Guide 目录 隐藏] 1准备烧录工具 1.1下载烧录工具 1.2配置烧录工具 2为开发板烧录系统 2.1使开发板处于下载模式 2.2连接开发板和电脑 2.3烧录系统 ......
明远智睿Lan ARM技术
这是一个什么开发板?
今天清理物品,发现了一个开发板,找不到资料,不知道哪位网友清楚,方便告知一下。 有海华科技的名称,但是在它网站没有找到这个板子,Ameba物联网平台上也没有看到这个板子。 272565 ...
dcexpert 综合技术交流
串并转换电路
串入、并出移位寄存器 579820 579818 由八个D寄存器组成的移位寄存器 579819 串行传输示意图 ...
btty038 无线连接
MSP430F169单片机编程基础——(五)WDT 看门狗定时器
Watchdog Timer Module 看门狗定时器(WDT)是MSP430系列单片机中常用的一种部件。 在工业现场,往往会由于供电电源、空间电磁干扰或其他原因引起强烈的干扰噪声。这些干扰作用于 数 ......
fish001 微控制器 MCU
IAR FOR AVR 如何读取flash里的常量数组?
IAR FOR AVR 中如何读取存入在flash中的常量数组 __flash int arry={65510,5624,528,6854}; 好像_LPM只能读取 uchar类型,请大家指导一下如何处理? Winavr中有几个函数可以直接用,不 ......
huaimengzi Microchip MCU
PI简介
PI优质代理商介绍 PI代理商-贝能国际介绍及联系方式 贝能是一家专注于为电子制造企业提供电子零组件、设计开发服务以及开发工具的高新技术企业。主要代理全球著名半导体企 ......
Sur 综合技术交流

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1175  216  2535  1295  1607  38  37  41  7  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved