NCP1854
2.5 A Fully Integrated Li-Ion
Switching Battery Charger
with Power Path
Management and USB
On-The-Go Support
The NCP1854 is a fully programmable single cell Lithium−ion
switching battery charger optimized for charging from a USB
compliant input supply and AC adaptor power source. The device
integrates a synchronous PWM controller, power MOSFETs, and the
entire charge cycle monitoring including safety features under
software supervision. An optional battery FET can be placed between
the system and the battery in order to isolate and supply the system.
The NCP1854 junction temperature is monitored during charge cycle
and both current and voltage can be modified accordingly through I
2
C
setting. The charger activity and status are reported through a
dedicated pin to the system. The input pin is protected against
overvoltages.
The NCP1854 also provides USB OTG support by boosting the
battery voltage as well as providing overvoltage protected power
supply for USB transceiver.
Features
http://onsemi.com
MARKING
DIAGRAM
25 BUMP
FLIP−CHIP
CASE 499BN
1854
AYWW
G
1854 = Specific Device Code
A
= Assembly Location
Y
= Year
WW = Work Week
G
= Pb−Free Package
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 27 of this data sheet.
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
2.5 A Buck Converter with Integrated Pass Devices
Input Current Limiting to Comply to USB Standard
Automatic Charge Current for AC Adaptor Charging
High Accuracy Voltage and Current Regulation
Input Overvoltage Protection up to +28 V
Factory Mode
1000 mA Boosted Supply for USB OTG Peripherals
Reverse Leakage Protection Prevents Battery Discharge
Protected USB Transceiver Supply Switch
Dynamic Power Path with Optional Battery FET
Silicon Temperature Supervision for Optimized Charge Cycle
Safety Timers
Flag Output for Charge Status and Interrupts
I
2
C Control Bus up to 3.4 MHz
Small Footprint 2.2 x 2.55 mm CSP Package
These Devices are Pb−Free and are RoHS Compliant
Smart Phone
Handheld Devices
Tablets
PDAs
Typical Applications
©
Semiconductor Components Industries, LLC, 2014
1
September, 2014 − Rev. 4
Publication Order Number:
NCP1854/D
NCP1854
L
X
2.2
mH
R
SNS
33 mW
C
OUT
22
mF
SYSTEM
C
IN
1
mF
C
CAP
4.7
mF
VBUS
D+
D−
ID
GND
C
CORE
2.2
mF
C
TRS
0.1
mF
USB PHY
IN
NCP1854
CAP
SW
C
BOOT
10 nF
CBOOT
SENSP
SENSN
WEAK
FET
BAT
CORE
Q
BAT
(*)
TRANS
+
ILIM1
ILIM2
OTG
AGND
PGND
FLAG
SCL
SDA
SPM
FTRY
Figure 1. Typical Application Circuit
PIN CONNECTIONS
1
2
3
4
5
A
IN
IN
SPM
SDA
SCL
B
CAP
CAP
OTG
ILIM2
FLAG
C
SW
SW
AGND
ILIM1
FTRY
D
PGND
PGND
SENSP
SENSN
FET
E
CBOOT
TRANS
CORE
WEAK
BAT
(Top View)
Figure 2. Package Outline CSP
http://onsemi.com
2
NCP1854
Table 1. PIN FUNCTION DESCRIPTION
Pin
A1
A2
A3
A4
A5
B1
B2
B3
Name
IN
IN
SPM
SDA
SCL
CAP
CAP
OTG
Type
POWER
POWER
DIGITAL INPUT
DIGITAL
BIDIRECTIONAL
DIGITAL INPUT
POWER
POWER
DIGITAL INPUT
Description
Battery Charger Input. These two pins must be decoupled by at least 1
mF
capacitor and
connected together.
System Power Monitor input.
I
2
C data line
I
2
C clock line
CAP pin is the intermediate power supply input for all internal circuitry. Bypass with at
least 4.7
mF
capacitor. Must be tied together.
Enables OTG boost mode.
OTG = 0, the boost is powered OFF
OTG = 1 turns boost converter ON
Automatic charge current / Input current limiter level selection (can be defeated by I
2
C).
Charging state active low. This is an open drain pin that can either drive a status LED or
connect to interrupt pin of the system.
Connection from power MOSFET to the Inductor.
These pins must be connected together.
Analog ground / reference. This pin should be connected to the ground plane and must
be connected together.
Input current limiter level selection (can be defeated by I
2
C).
Factory mode pin. Refer to section “Factory mode and no battery operation”. Internally
pulled up to CORE pin.
Power ground. These pins should be connected to the ground plane and must be
connected together.
Current sense input. This pin is the positive current sense input. It should be connected to
the R
SENSE
resistor positive terminal.
Current sense input. This pin is the negative current sense input. It should be connected
to the R
SENSE
resistor negative terminal. This pin is also voltage sense input of the volt-
age regulation loop when the FET is present and open.
Battery FET driver output. When not used, this pin must be directly tied to ground.
Floating Bootstrap connection. A 10 nF capacitor must be connected between CBOOT
and SW.
Output supply to USB transceiver. This pin can source a maximum of 50 mA to the
external USB PHY or any other IC that needs +5 V USB. This pin is Overvoltage
protected and will never be higher than 5.5 V. This pin should be bypassed by a 100 nF
ceramic capacitor.
5 V reference voltage of the IC. This pin should be bypassed by a 2.2
mF
capacitor.
No load must be connected to this pin.
Weak battery charging current source input.
Battery connection
B4
B5
C1
C2
C3
C4
C5
D1
D2
D3
D4
ILIM2
FLAG
SW
SW
AGND
ILIM1
FTRY
PGND
PGND
SENSP
SENSN
DIGITAL INPUT
OPEN DRAIN
OUTPUT
ANALOG OUTPUT
ANALOG OUTPUT
ANALOG GROUND
DIGITAL INPUT
DIGITAL INPUT
POWER GND
POWER GND
ANALOG INPUT
ANALOG INPUT
D5
E1
E2
FET
CBOOT
TRANS
ANALOG OUTPUT
ANALOG IN/OUT
ANALOG OUTPUT
E3
E4
E5
CORE
WEAK
BAT
ANALOG OUTPUT
ANALOG OUTPUT
ANALOG INPUT
http://onsemi.com
3
NCP1854
Table 2. MAXIMUM RATINGS
Rating
IN (Note 1)
CAP (Note 1)
Power balls: SW (Note 1)
IN pin with respect to VCAP
CBOOT with respect to SW
Sense/Control balls: SENSP, SENSN, VBAT, FET, TRANS, CORE,
FLAG, INTB and WEAK. (Note 1)
Digital Input: SCL, SDA, SPM, OTG, ILIM, FTRY (Note 1)
Input Voltage
Input Current
Storage Temperature Range
Maximum Junction Temperature (Note 4)
Moisture Sensitivity (Note 5)
Symbol
V
IN
V
CAP
V
PWR
V
IN_CAP
V
CBOOT_CAP
V
CTRL
Value
−0.3 to +28
−0.3 to +28
−0.3 to +24
−0.3 to +7.0
−0.3 to +7.0
−0.3 to +7.0
Unit
V
V
V
V
V
V
V
DG
I
DG
T
STG
T
J
MSL
−0.3 to +7.0 V
20
−65 to +150
−40 to +TSD
Level 1
V
mA
°C
°C
Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality
should not be assumed, damage may occur and reliability may be affected.
Table 3. OPERATING CONDITIONS
Symbol
V
IN
V
DG
T
A
I
SINK
C
IN
C
CAP
C
CORE
C
OUT
L
X
R
SNS
R
qJA
T
J
Parameter
Operational Power Supply
Digital input voltage level
Ambient Temperature Range
FLAG sink current
Decoupling input capacitor
Decoupling Switcher capacitor
Decoupling core supply capacitor
Decoupling system capacitor
Switcher Inductor
Current sense resistor
Thermal Resistance Junction to Air
Junction Temperature Range
(Notes 4 and 6)
−40
1
4.7
2.2
22
2.2
33
70
25
+125
Conditions
Min
3.6
0
−40
25
Typ
Max
V
INOV
5.5
+85
10
Unit
V
V
°C
mA
mF
mF
mF
mF
mH
mW
°C/W
°C
Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond
the Recommended Operating Ranges limits may affect device reliability.
1. With Respect to PGND. According to JEDEC standard JESD22−A108.
2. This device series contains ESD protection and passes the following tests:
Human Body Model (HBM)
±2.0
kV per JEDEC standard: JESD22−A114 for all pins.
Machine Model (MM)
±200
V per JEDEC standard: JESD22−A115 for all pins.
3. Latch up Current Maximum Rating:
±100
mA or per
±10
mA JEDEC standard: JESD78 class II.
4. A thermal shutdown protection avoids irreversible damage on the device due to power dissipation. See Electrical Characteristics.
5. Moisture Sensitivity Level (MSL): 1 per IPC/JEDEC standard: J−STD−020.
6. The R
qJA
is dependent on the PCB heat dissipation. Board used to drive this data was a 2s2p JEDEC PCB standard.
http://onsemi.com
4
NCP1854
Table 4. ELECTRICAL CHARACTERISTICS
Min & Max Limits apply for T
A
between −40°C to +85°C and T
J
up to +125°C for V
IN
between 3.9 V to 7 V (Unless otherwise noted).
Typical values are referenced to T
A
= + 25°C and V
IN
= 5 V (Unless otherwise noted).
Symbol
INPUT VOLTAGE
V
INDET
Valid input detection threshold
V
IN
rising
V
IN
falling
V
BUSUV
USB under voltage detection
V
IN
falling
Hysteresis
V
BUSOV
USB over voltage detection
V
IN
rising
Hysteresis
V
INOV
Valid input high threshold
V
IN
rising
Hysteresis
INPUT CURRENT LIMITING
I
INLIM
Input current limit
V
IN
= 5 V
Maximum Current range
Default value
Accuracy
from 500 mA to 2000 mA
I
2
C Programmable granularity
(From 500 mA to 2000 mA)
INPUT SUPPLY CURRENT
I
Q_SW
I
OFF
CHARGER DETECTION
V
CHGDET
Charger detection threshold
voltage
V
IN
– V
SENSN
, V
IN
rising
V
IN
– V
SENSN
, V
IN
falling
50
15
110
30
180
50
mV
mV
VBUS supply current
No load, Charger active state
Charger not active
15
700
mA
mA
100
70
−15
100
85
2000
100
0
mA
mA
%
mA
3.8
3.55
4.3
50
5.55
25
7.1
200
3.85
3.6
4.4
100
5.65
75
7.2
300
3.9
3.65
4.5
150
5.75
125
7.3
400
V
V
V
mV
V
mV
V
mV
Parameter
Conditions
Min
Typ
Max
Unit
REVERSE BLOCKING CURRENT
I
LEAK
R
RBFET
V
BAT
leakage current
Input RBFET On resistance (Q1)
Battery leakage, V
BAT
= 4.2 V, V
IN
= 0 V,
SDA = SCL = 0 V
Charger active state, Measured between
IN and CAP, V
IN
= 5 V
−
5
45
75
mA
mW
BATTERY AND SYSTEM VOLTAGE REGULATION
V
CHG
Output voltage range
Programmable by I
2
C
Default value
Voltage regulation accuracy
Constant voltage mode, T
A
= 25°C
−0.5
−1
I
2
C Programmable granularity
BATTERY VOLTAGE THRESHOLD
V
SAFE
V
PRE
V
FET
Safe charge threshold voltage
Conditioning charge threshold
voltage
End of weak charge threshold
voltage
V
BAT
rising
V
BAT
rising
V
BAT
rising
Voltage range
Default value
Accuracy
I
2
C Programmable granularity
V
RECHG
Recharge threshold voltage
Relative to V
CHG
setting register
−2
100
97
2.1
2.75
3.1
3.4
2
%
mV
%
2.15
2.8
2.2
2.85
3.6
V
V
V
25
3.3
3.6
0.5
1
4.5
V
V
%
%
mV
http://onsemi.com
5