电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SN74LS160A

产品描述4-BIT BINARY COUNTERS
文件大小167KB,共7页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
下载文档 选型对比 全文预览

SN74LS160A概述

4-BIT BINARY COUNTERS

文档预览

下载PDF文档
SN74LS160A
BCD DECADE COUNTERS/
4-BIT BINARY COUNTERS
The LS160A/161A /162A /163A are high-speed 4-bit synchronous
counters. They are edge-triggered, synchronously presettable, and
cascadable MSI building blocks for counting, memory addressing,
frequency division and other applications. The LS160A and LS162A
count modulo 10 (BCD). The LS161A and LS163A count modulo 16
(binary).
The LS160A and LS161A have an asynchronous Master Reset
(Clear) input that overrides, and is independent of, the clock and all
other control inputs. The LS162A and LS163A have a Synchronous
Reset (Clear) input that overrides all other control inputs, but is active
only during the rising clock edge.
BCD (Modulo 10)
Asynchronous Reset
Synchronous Reset
LS160A
LS162A
Binary (Modulo 16)
LS161A
LS163A
16
1
http://onsemi.com
BCD DECADE COUNTERS/
4-BIT BINARY COUNTERS
LOW POWER SCHOTTKY
J SUFFIX
CERAMIC
CASE 620-09
Synchronous Counting and Loading
Two Count Enable Inputs for High Speed Synchronous Expansion
Terminal Count Fully Decoded
Edge-Triggered Operation
Typical Count Rate of 35 MHz
ESD > 3500 Volts
CONNECTION DIAGRAM DIP
(TOP VIEW)
16
1
N SUFFIX
PLASTIC
CASE 648-08
V
CC
16
TC
15
Q
0
14
Q
1
13
Q
2
12
Q
3
11
CET
10
PE
9
NOTE:
The Flatpak version
has the same pinouts (Connection
Diagram) as the Dual In-Line Pack-
age.
16
1
D SUFFIX
SOIC
CASE 751B-03
ORDERING INFORMATION
SN54LSXXXJ
SN74LSXXXN
SN74LSXXXD
Ceramic
Plastic
SOIC
*MR for LS160A and LS161A
*SR for LS162A and LS163A
1
*R
2
CP
3
P
0
4
P
1
5
P
2
6
P
3
8
7
CEP GND
LOADING
(Note a)
HIGH
LOW
0.5 U.L.
0.25 U.L.
0.25 U.L.
0.5 U.L.
0.25 U.L.
0.25 U.L.
0.5 U.L.
5 (2.5) U.L.
5 (2.5) U.L.
7
10
2
LOGIC SYMBOL
9
3
4
5
6
PIN NAMES
PE
P
0
−P
3
CEP
CET
CP
MR
SR
Q
0
−Q
3
TC
Parallel Enable (Active LOW) Input
Parallel Inputs
Count Enable Parallel Input
Count Enable Trickle Input
Clock (Active HIGH Going Edge) Input
Master Reset (Active LOW) Input
Synchronous Reset (Active LOW) Input
Parallel Outputs (Note b)
Terminal Count Output (Note b)
1.0 U.L.
0.5 U.L.
0.5 U.L.
1.0 U.L.
0.5 U.L.
0.5 U.L.
1.0 U.L.
10 U.L.
10 U.L.
PE P
0
P
1
P
2
P
3
CEP
CET
CP
TC
15
*R Q
0
Q
1
Q
2
Q
3
1 14 13 12 11
V
CC
= PIN 16
GND = PIN 8
*MR for LS160A and LS161A
*SR for LS162A and LS163A
NOTES:
a) 1 TTL Unit Load (U.L.) = 40
μA
HIGH/1.6 mA LOW.
b) The Output LOW drive factor is 2.5 U.L. for Military (54) and 5 U.L. for Commercial (74)
Temperature Ranges.
©
Semiconductor Components Industries, LLC, 2006
June, 2006
Rev. 7
1
Publication Order Number:
MC74HC14A/D

SN74LS160A相似产品对比

SN74LS160A SN74LSXXXD
描述 4-BIT BINARY COUNTERS 4-BIT BINARY COUNTER
半圆的感应键怎么画?
半圆的感应键应该怎么画?求高手指点 ...
zttian PCB设计
如何用普通的IO口发送脉冲和脉冲解码
如何用普通的IO口发送脉冲和脉冲解码...
denglongtao 嵌入式系统
【主题月】电路板上0Ω电阻和直接连接有什么区别?
为什么用0Ω电阻,和直接连接有什么区别吗? ...
sigma 电源技术
FPGA(cyclone4)第二期流水灯程序真捉急
本着“天下难事必作于易,天下大事必作于细”的思路指导,开始了我轰轰烈烈的FPGA开发板的学习,最经典的程序莫过于流水灯的程序了,因为以前有一些C语言的基础,想来VERILOG也不是什么难事,可 ......
wsdymg FPGA/CPLD
串行静态数码管显示
本帖最后由 paulhyde 于 2014-9-15 03:34 编辑 两个数码管通过74LS595级联 相应的硬件电路图相当简单 三根信号线便可控制多个数码管的显示(本程序只连接了两个) 为MCU的I/o口紧张的系统省 ......
yangc 电子竞赛
IPTV管理体制未来展望
本帖最后由 jameswangsynnex 于 2015-3-3 19:57 编辑 IPTV管理体制需改进 融合发展是关键 2006-7-11 信产部副部长娄勤俭近日表示,手机电视按照目前的分类体制很难划分清楚由谁管,这样对该产 ......
hkn 消费电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2391  2370  2517  2904  2900  52  1  56  24  5 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved