电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

BUS-61560-440S

产品描述MIL-STD-1553B NOTICE 2 ADVANCED INTEGRATED MUX HYBRIDS WITH ENHANCED RT FEATURES (AIM-HYer)
文件大小46KB,共4页
制造商ETC1
下载文档 全文预览

BUS-61560-440S概述

MIL-STD-1553B NOTICE 2 ADVANCED INTEGRATED MUX HYBRIDS WITH ENHANCED RT FEATURES (AIM-HYer)

文档预览

下载PDF文档
BUS-61559 SERIES
MIL-STD-1553B NOTICE 2
ADVANCED INTEGRATED MUX HYBRIDS
WITH ENHANCED RT FEATURES (AIM-HY’er)
DESCRIPTION
DDC’s BUS-61559 series of Advanced
Integrated Mux Hybrids with enhanced
RT Features (AIM-HY’er) comprise a
complete interface between a micro-
processor and a MIL-STD-1553B
Notice 2 bus, implementing Bus
Controller (BC), Remote Terminal (RX,
and Monitor Terminal (MT) modes.
Packaged in a single 78-pin DIP or
82-pin flat package the BUS-61559
series contains dual low-power trans-
ceivers and encoder/decoders, com-
plete BC/RT/MT protocol logic, memory
management and interrupt logic, 8K x 16
of shared static RAM, and a direct,
buffered interface to a host processor bus.
buffers to provide a direct interface to
a host processor bus. Alternatively,
the buffers may be operated in a fully
transparent mode in order to interface
to up to 64K words of external shared
RAM and/or connect directly to a com-
ponent set supporting the 20 MHz
STANAG-3910 bus.
The memory management scheme
for RT mode prevails an option for
separation of broadcast data, in com-
pliance with 1553B Notice 2. A circu-
lar buffer option for RT message data
blocks offloads the host processor for
bulk data transfer applications.
FEATURES
Complete Integrated 1553B
Notice 2 Interface Terminal
Functlonal Superset of BUS-
61553 AlM-HYSeries
Internal Address and Data
Buffers for Dlrect Interface to
Processor Bus
RT Subaddress Circular Buffers
to Support Bulk Data Transfers
Another feature besides those listed
The BUS-61559 includes a number of
to the right, is a transmitter inhibit con-
advanced features in support of
trol for the individual bus channels.
MIL-STD-1553B Notice 2 and STANAG
3838. Other salient features of the The BUS-61559 series hybrids oper-
BUS-61559 serve to provide the bene- ate over the full military temperature
fits of reduced board space require- range of -55 to +125”C and MIL-PRF-
ments enhanced software flexibility, 38534 processing is available. The
and reduced host processor overhead hybrids are ideal for demanding mili-
tary and industrial microprocessor-to-
The BUS-61559 contains internal
1553 applications
address latches and bidirectional data
Optlonal Separatlon of
RT Broadcast Data
Internal Interrupt Status and
Time Tag Registers
Internal ST Command
Illegalization
MIL-PRF-38534 Processing
Available
(ILLEGALIZATION ILLENA
ENABLE)
ILLEGALLIZATION
LOGIC
8K x 16
DUAL
PORT
RAM
BUS-25679
8
1
7
2
5
4
3
TX_INH_A
CLK IN (16MHz)
LOW-POWER
TRANSCEIVER
A
DUAL
ENCODER/
DECODER
BC/RT/MT
PROTOCOL
LOW-POWER
TRANSCEIVER
A
MEMORY DATA
DATA
BUFFERS*
D15-D∅
(PROCESSOR
DATA)
BUS-25679
8
1
7
2
5
4
3
TX_INH_A
(RT ADDRESS)
(BROADCAST
ENABLE)
(RTFAIL,
RTFLAG)
(BROADCAST,
MESSAGE
TIMING, DATA
STROBE AND ERROR
INDICATORS)
MEMORY ADDRESS
ADDRESS
LATCHES/
BUFFERS*
A15-A∅
(PROCESSOR
ADDRESS)
LATCH
CONTROL)
ADDR_LAT
(ADDRESS
RTAD 4-∅, RTADP
BRO_ENA
RTFAIL
RTFLAG
BCSTRCV, CMD_STR, TXDTA_STR
RXDTA_STR, MSG_ERR, INCMD
TRANSPARENT/BUFFERED, MSTCLR,
STRBD, SELECT, MEM/REG, RD/WR
MEMORY
IOEN, READYD
MANAGEMENT,
INT
SHARED
MEMEN-OUT,MEMWR, MEMOE
RAM/
PROCESSOR
MEMENA-IN
INTERFACE,
SSFLAG
INTERRUPT
LOGIC
TAGCLK
(PROCESSOR
CONTROL)
(INTERRUPT
REQUEST)
(MEMORY
CONTROL)
(SUBSYSTEM
FLAG)
(TIME TAG
CLOCK)
BU-61559 BLOCK DIAGRAM
© 1990, 1999 Data Device Corporation
关于spi的一个问题
我用的是三星的2440,在用spi对外设进行配置时,用示波器观察输出波形,发现nSS信号始终是高电平,数据信号和始终信号的波形都是对的。 问下大家,这个nSS我们怎么控制?还是说2440配置位master ......
angeldouzi 嵌入式系统
WCE驱动调试
各位英雄: 我的目标板已经固化了内核,但调试发现其中有一个驱动有问题,需要修改,但不想修改后重新编译内核并下载固化;能不能在PB中编译驱动后,把新的驱动dll文件直接替换目标机中的 ......
等待巴蒂 嵌入式系统
那位高手能帮忙解决一下s3c2410的spi口读写无线模块cc2420的问题??
我的问题主要是spi口到底是用查询方式还是中断方式。由于水平有限本人用了查询方式。 下面是主要的程序: /************************************************* SPI low lever fuctions *** ......
jumpbear 嵌入式系统
yj-dz USB2.0 windows10开箱验货
如题,货到了,电脑却升到win10了。 手动添加了驱动后,能正常识别了。 按照行规,测试了一下。附带的测试测序显示OK。 板子美中不足的是,要连接外置5V 1A的电源。 有用的朋友,欢迎 ......
5525 FPGA/CPLD
关于DSP开发的问题4
各位高手,小弟正在基于一款DSP芯片(TMS320F28335)开发应用程序,具体任务是:采集语音信息、通过串口控制播放采集的语音或者播放报警音乐,存储采集的语音数据至SD卡。采集语音、播放语音 ......
wangxd5429 DSP 与 ARM 处理器
GD32E230资料、代码、评估板原理图相关文件
数据手册 405919 405918 用户手册 405914 外设例程 405913 405912 GD32E230C-START/GD32E231C-START评估板原理图 405916 GD32E230C-START/GD32E231C-START评估板用户手册 ......
littleshrimp GD32 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1535  993  1451  1492  1991  12  40  28  46  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved