电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74FCT388915T70PY

产品描述3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)
文件大小138KB,共10页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

74FCT388915T70PY概述

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

文档预览

下载PDF文档
IDT74FCT388915T
3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER (3-STATE)
COMMERCIAL TEMPERATURE RANGE
3.3V LOW SKEW PLL-BASED
CMOS CLOCK DRIVER
(WITH 3-STATE)
FEATURES:
• 0.5 MICRON CMOS Technology
• Input frequency range: 10MHz – f2Q Max. spec
(FREQ_SEL = HIGH)
• Max. output frequency: 150MHz
• Pin and function compatible with FCT88915T, MC88915T
• 5 non-inverting outputs, one inverting output, one 2x output,
one ÷2 output; all outputs are TTL-compatible
• 3-State outputs
• Duty cycle distortion < 500ps (max.)
• 32/–16mA drive at CMOS output voltage levels
• V
CC
= 3.3V ± 0.3V
• Inputs can be driven by 3.3V or 5V components
• Available in 28 pin PLCC and SSOP packages
IDT74FCT388915T
70/100/133/150
DESCRIPTION:
The FCT388915T uses phase-lock loop technology to lock the fre-
quency and phase of outputs to the input reference clock. It provides low
skew clock distribution for high performance PCs and workstations. One of
the outputs is fed back to the PLL at the FEEDBACK input resulting in
essentially zero delay across the device. The PLL consists of the phase/
frequency detector, charge pump, loop filter and VCO. The VCO is
designed for a 2Q operating frequency range of 40MHz to f2Q Max.
The FCT388915T provides 8 outputs, the
Q5
output is inverted from the
Q outputs. The 2Q runs at twice the Q frequency and Q/2 runs at half the
Q frequency.
The FREQ_SEL control provides an additional ÷ 2 option in the output
path. PLL _EN allows bypassing of the PLL, which is useful in static test
modes. When PLL_EN is low, SYNC input may be used as a test clock. In
this test mode, the input frequency is not limited to the specified range and
the polarity of outputs is complementary to that in normal operation (PLL_EN
= 1). The LOCK output attains logic HIGH when the PLL is in steady-state
phase and frequency lock. When OE/RST is low, all the outputs are put in
high impedance state and registers at Q,
Q
and Q/2 outputs are reset.
The FCT388915T requires one external loop filter component as
recommended in Figure 3.
FUNCTIONAL BLOCK DIAGRAM
FEED BAC K
Voltage
Controlled
Oscilator
LF
REF_SEL
PLL_EN
0
1
M ux
2Q
(
÷
1)
(
÷
2)
1M
0
u
x
D
Q
LOCK
SYNC (0)
SYNC (1)
0M
u
1x
Phase/Freq.
Detector
Charge Pum p
Q0
Divide
-By-2
FREQ_SEL
OE/RST
CP R Q
D
CP
R
Q
R
Q
Q
Q1
D
CP
Q2
D
CP R
D
CP
R
Q3
Q
Q4
D
CP R
D
CP R
Q
Q5
Q
Q/2
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
1
OCTOBER 2008
DSC-4243/7
© 2004 Integrated Device Technology, Inc.
抗干扰设计原则
抗干扰设计原则...
jason050600 模拟电子
静态电阻仪TST3822
概述: TST3822 适用于学生实验以及小型工程,可单台手动控制,也可联机由计算机统一控制,单台计算机 可控制64 台,有10测点、20 测点、30 测点三种采集箱可供用户选择。高清大面积数 ......
jstestssy 测试/测量
俺排的电子类大学生课程表
一个星期有5天,每天6节课。一个星期共30节课。 大一 上学期:工程制图(4节);数学(4节) 专业英语上(4节); 低频(4节); 数字电路(4节);电路基础(4节) ......
呱呱 单片机
应该把偏置加在哪里????
要求是(1)输入阻抗≥1kΩ;单端输入、输出;放大器负载电阻500Ω。 (2)3dB通频带10Hz~20KHz,起伏≤1dB。(3)最大增益≥40dB,增益手动可调。(4)偏置范围0~3V, ......
woshihuxiaolind 模拟电子
RS485应用电路图
最近在应用RS485,在网络上看见一篇好文章,转载与大家分享:49822 --------以上部分请勿修改!------------- 提高485总线的可靠性 摘 要:就485总线应用中易出现的问题,分析了产生的原因并给 ......
zhaojun_xf 单片机
寻求万年历程序
各位大侠谁有关于C51的万年历程序设计,带闹钟功能的那种. 目前急需!还望某位多多赐教!...
gjenny 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1490  848  435  109  73  42  46  14  41  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved