电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AHC373_08

产品描述Octal D-type transparent latch; 3-state
文件大小89KB,共17页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 选型对比 全文预览

74AHC373_08概述

Octal D-type transparent latch; 3-state

文档预览

下载PDF文档
74AHC373; 74AHCT373
Octal D-type transparant latch; 3-state
Rev. 03 — 20 May 2008
Product data sheet
1. General description
The 74AHC373; 74AHCT373 is a high-speed Si-gate CMOS device and is pin compatible
with Low-power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard
No. 7-A.
The 74AHC373; 74AHCT373 consists of eight D-type transparent latches featuring
separate D-type inputs for each latch and 3-state true outputs for bus oriented
applications. A latch enable input (LE) and an output enable input (OE) are common to all
latches.
When pin LE is HIGH, data at the Dn inputs enters the latches. In this condition the
latches are transparent, i.e. a latch output will change state each time its corresponding
Dn input changes. When pin LE is LOW, the latches store the information that is present
at the Dn inputs, after a set-up time preceding the HIGH-to-LOW transition of LE.
When pin OE is LOW, the contents of the 8 latches are available at the outputs. When
pin OE is HIGH, the outputs go to the high-impedance OFF-state. Operation of the OE
input does not affect the state of the latches.
The 74AHC373; 74AHCT373 is functionally identical to the 74AHC573; 74AHCT573, but
has a different pin arrangement.
2. Features
I
I
I
I
I
I
Balanced propagation delays
All inputs have a Schmitt-trigger action
Common 3-state output enable input
Inputs accepts voltages higher than V
CC
Functionally identical to the 74AHC573; 74AHCT573
Input levels:
N
For 74AHC373: CMOS input level
N
For 74AHCT373: TTL input level
I
ESD protection:
N
HBM EIA/JESD22-A114E exceeds 2000 V
N
MM EIA/JESD22-A115-A exceeds 200 V
N
CDM EIA/JESD22-C101C exceeds 1000 V
I
Multiple package options
I
Specified from
−40 °C
to +85
°C
and from
−40 °C
to +125
°C

74AHC373_08相似产品对比

74AHC373_08 74AHCT373
描述 Octal D-type transparent latch; 3-state Octal D-type transparent latch; 3-state

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 640  2244  379  364  2698  45  8  37  31  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved