电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SN54LS90

产品描述LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DIVIDE BY 12 COUNTER, PDIP14
产品类别半导体    逻辑   
文件大小55KB,共6页
制造商Motorola ( NXP )
官网地址https://www.nxp.com
下载文档 详细参数 选型对比 全文预览

SN54LS90概述

LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DIVIDE BY 12 COUNTER, PDIP14

SN54LS90规格参数

参数名称属性值
功能数量2
端子数量14
最大工作温度70 Cel
最小工作温度0.0 Cel
最大供电/工作电压5.25 V
最小供电/工作电压4.75 V
额定供电电压5 V
加工封装描述PLASTIC, DIP-14
状态ACTIVE
工艺TTL
包装形状RECTANGULAR
包装尺寸IN-LINE
端子形式THROUGH-HOLE
端子间距2.54 mm
端子涂层TIN LEAD
端子位置DUAL
包装材料PLASTIC/EPOXY
温度等级COMMERCIAL
系列LS
计数方向UP
加载预置输入NONE
逻辑IC类型DIVIDE BY 12 COUNTER
工作模式ASYN
位数3
传播延迟TPD50 ns
触发器类型NEGATIVE EDGE
最大-最小频率32 MHz

文档预览

下载PDF文档
DECADE COUNTER;
DIVIDE-BY-TWELVE COUNTER;
4-BIT BINARY COUNTER
The SN54 / 74LS90, SN54 / 74LS92 and SN54 / 74LS93 are high-speed
4-bit ripple type counters partitioned into two sections. Each counter has a di-
vide-by-two section and either a divide-by-five (LS90), divide-by-six (LS92) or
divide-by-eight (LS93) section which are triggered by a HIGH-to-LOW transi-
tion on the clock inputs. Each section can be used separately or tied together
(Q to CP) to form BCD, bi-quinary, modulo-12, or modulo-16 counters. All of
the counters have a 2-input gated Master Reset (Clear), and the LS90 also
has a 2-input gated Master Set (Preset 9).
SN54/74LS90
SN54/74LS92
SN54/74LS93
DECADE COUNTER;
DIVIDE-BY-TWELVE COUNTER;
4-BIT BINARY COUNTER
LOW POWER SCHOTTKY
Low Power Consumption . . . Typically 45 mW
High Count Rates . . . Typically 42 MHz
Choice of Counting Modes . . . BCD, Bi-Quinary, Divide-by-Twelve,
Binary
Input Clamp Diodes Limit High Speed Termination Effects
PIN NAMES
LOADING
(Note a)
HIGH
CP0
CP1
CP1
MR1, MR2
MS1, MS2
Q0
Q1, Q2, Q3
Clock (Active LOW going edge) Input to
÷2
Section
Clock (Active LOW going edge) Input to
÷5
Section (LS90),
÷6
Section (LS92)
Clock (Active LOW going edge) Input to
÷8
Section (LS93)
Master Reset (Clear) Inputs
Master Set (Preset-9, LS90) Inputs
Output from
÷2
Section (Notes b & c)
Outputs from
÷5
(LS90),
÷6
(LS92),
÷8
(LS93) Sections (Note b)
0.5 U.L.
0.5 U.L.
0.5 U.L.
0.5 U.L.
0.5 U.L.
10 U.L.
10 U.L.
LOW
1.5 U.L.
14
14
1
J SUFFIX
CERAMIC
CASE 632-08
N SUFFIX
PLASTIC
CASE 646-06
1
2.0 U.L.
1.0 U.L.
0.25 U.L.
0.25 U.L.
5 (2.5) U.L.
5 (2.5) U.L.
14
1
D SUFFIX
SOIC
CASE 751A-02
ORDERING INFORMATION
SN54LSXXJ
SN74LSXXN
SN74LSXXD
Ceramic
Plastic
SOIC
NOTES:
a. 1 TTL Unit Load (U.L.) = 40
µA
HIGH/1.6 mA LOW.
b. The Output LOW drive factor is 2.5 U.L. for Military, (54) and 5 U.L. for commercial (74)
b.
Temperature Ranges.
c. The Q0 Outputs are guaranteed to drive the full fan-out plus the CP1 input of the device.
d. To insure proper operation the rise (tr) and fall time (tf) of the clock must be less than 100 ns.
LOGIC SYMBOL
LS90
6 7
1 2
MS
CP0
CP1
MR Q0 Q1 Q2 Q3
1 2
2 3 12 9 8 11
VCC = PIN 5
GND = PIN 10
NC = PINS 4, 13
14
1
CP0
CP1
MR Q0 Q1 Q2 Q3
1 2
6 7 12 11 9 8
VCC = PIN 5
GND = PIN 10
NC = PINS 2, 3, 4, 13
14
1
CP0
CP1
MR Q0 Q1 Q2 Q3
1 2
2 3 12 9 8 11
VCC = PIN 5
GND = PIN 10
NC = PIN 4, 6, 7, 13
LS92
LS93
14
1
FAST AND LS TTL DATA
5-90

SN54LS90相似产品对比

SN54LS90 74LS90 74LS92 74LS93 SN54LS93J SN54LS90J
描述 LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DIVIDE BY 12 COUNTER, PDIP14 LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DIVIDE BY 12 COUNTER, PDIP14 LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DIVIDE BY 12 COUNTER, PDIP14 LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DIVIDE BY 12 COUNTER, PDIP14 LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP BINARY COUNTER, CDIP14 LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DECADE COUNTER, CDIP14
功能数量 2 2 2 2 2 2
端子数量 14 14 14 14 14 14
端子形式 THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE
端子位置 DUAL DUAL DUAL DUAL DUAL DUAL
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL MILITARY MILITARY
系列 LS LS LS LS LS LS
计数方向 UP UP UP UP UP UP
工作模式 ASYN ASYN ASYN ASYN ASYNCHRONOUS ASYNCHRONOUS
位数 3 3 3 3 3 3
触发器类型 NEGATIVE EDGE NEGATIVE EDGE NEGATIVE EDGE NEGATIVE EDGE NEGATIVE EDGE NEGATIVE EDGE
最大工作温度 70 Cel 70 Cel 70 Cel 70 Cel - -
最小工作温度 0.0 Cel 0.0 Cel 0.0 Cel 0.0 Cel - -
最大供电/工作电压 5.25 V 5.25 V 5.25 V 5.25 V - -
最小供电/工作电压 4.75 V 4.75 V 4.75 V 4.75 V - -
额定供电电压 5 V 5 V 5 V 5 V - -
加工封装描述 PLASTIC, DIP-14 PLASTIC, DIP-14 PLASTIC, DIP-14 PLASTIC, DIP-14 - -
状态 ACTIVE ACTIVE ACTIVE ACTIVE - -
工艺 TTL TTL TTL TTL - -
包装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR - -
包装尺寸 IN-LINE IN-LINE IN-LINE IN-LINE - -
端子间距 2.54 mm 2.54 mm 2.54 mm 2.54 mm - -
端子涂层 TIN LEAD TIN LEAD TIN LEAD TIN LEAD - -
包装材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY - -
加载预置输入 NONE NONE NONE NONE - -
逻辑IC类型 DIVIDE BY 12 COUNTER DIVIDE BY 12 COUNTER DIVIDE BY 12 COUNTER DIVIDE BY 12 COUNTER - -
传播延迟TPD 50 ns 50 ns 50 ns 50 ns - -
最大-最小频率 32 MHz 32 MHz 32 MHz 32 MHz - -

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1789  2077  379  1415  2605  59  8  17  20  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved