电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVTH573_08

产品描述74LVT573, 74LVTH573 Low Voltage Octal Transparent Latch with 3-STATE Outputs
文件大小341KB,共11页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
下载文档 全文预览

74LVTH573_08概述

74LVT573, 74LVTH573 Low Voltage Octal Transparent Latch with 3-STATE Outputs

文档预览

下载PDF文档
74LVT573, 74LVTH573 — Low Voltage Octal Transparent Latch with 3-STATE Outputs
January 2008
74LVT573, 74LVTH573
Low Voltage Octal Transparent Latch with 3-STATE Outputs
Features
Input and output interface capability to systems at
General Description
The LVT573 and LVTH573 consist of eight latches
with 3-STATE outputs for bus organized system applica-
tions. The latches appear transparent to the data when
Latch Enable (LE) is HIGH. When LE is low, the data
satisfying the input timing requirements is latched. Data
appears on the bus when the Output Enable (OE) is
LOW. When OE is HIGH, the bus output is in the high
impedance state.
The LVTH573 data inputs include bushold, eliminating
the need for external pull-up resistors to hold unused
inputs.
These octal latches are designed for low-voltage (3.3V)
V
CC
applications, but with the capability to provide a TTL
interface to a 5V environment. The LVT573 and
LVTH573 are fabricated with an advanced BiCMOS
technology to achieve high speed operation similar to 5V
ABT while maintaining a low power dissipation.
5V V
CC
Bushold data inputs eliminate the need for external
pull-up resistors to hold unused inputs (74LVTH573),
also available without bushold feature (74LVT573)
Live insertion/extraction permitted
Power Up/Down high impedance provides glitch-free
bus loading
Outputs source/sink –32mA/+64mA
Functionally compatible with the 74 series 573
Latch-up performance exceeds 500mA
ESD performance:
– Human-body model
>
2000V
– Machine model
>
200V
– Charged-device model
>
1000V
Ordering Information
Order Number
74LVT573WM
74LVT573SJ
74LVT573MSA
74LVT573MTC
74LVTH573WM
74LVTH573SJ
74LVTH573MSA
74LVTH573MTC
Package
Number
M20B
M20D
MSA20
MTC20
M20B
M20D
MSA20
MTC20
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm
Wide
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm
Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
All packages are lead free per JEDEC: J-STD-020B standard.
©1999 Fairchild Semiconductor Corporation
74LVT573, 74LVTH573 Rev. 1.7.0
www.fairchildsemi.com
multisim仿真中,遇见电路中没有的器件怎么办
比如金升阳的AC-DC,DC-DC模块,还有压敏电阻等可以用普通电阻代替吗? ...
西里古1992 模拟电子
水库控制系统资料
本帖最后由 兰博 于 2019-7-19 14:30 编辑 摘 要 在水资源利用方面,对流量、水质等参数的测量非常重要,但很多水库资源在高山地区,难以对其进行实时监测。无线通讯技术的迅速发展和 ......
兰博 电子竞赛
Windows CE 的(启动画面) splash screen 怎么做
想在开机时显示厂商logo或进度条什么的 我的设备情况如下: flash 上有 u-boot eboot 和 wince 镜像文件 u-boot 启动后直接跳到 wince 处执行,也就是说wince 是在flash上运行的 查了 ......
mimi 嵌入式系统
原理图编译警告问题
原理图编译警告: 1.Adding items to hiden net GND; 2.Adding items to hiden net VCC; 3.NET ALE has no driving source; 请问这个警告怎么修改呢?谢谢大神了! ...
shmilyaw PCB设计
我记得TI的论坛也是遇到与eeworld一样的问题,版面充斥着广告贴,
不过后来他们好像联系美国那边的团队花了两天的时间解决了,大概是9月7号左右的事情,希望这个消息对论坛有所帮助...
Sur TI技术论坛
wince如何获得浏览器列表
我的wince emulator可以连接计算机并显示计算机内的共享信息。 但是不能够获得局域网内的计算机列表 不知道怎么能够获得...
wisper 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 659  1538  2013  401  2897  28  55  22  15  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved