电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVTH373_08

产品描述Low Voltage Octal Transparent Latch with 3-STATE Outputs
文件大小306KB,共10页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
下载文档 全文预览

74LVTH373_08概述

Low Voltage Octal Transparent Latch with 3-STATE Outputs

文档预览

下载PDF文档
74LVT373, 74LVTH373 — Low Voltage Octal Transparent Latch with 3-STATE Outputs
February 2008
74LVT373, 74LVTH373
Low Voltage Octal Transparent Latch with 3-STATE Outputs
Features
Input and output interface capability to systems at
General Description
The LVT373 and LVTH373 consist of eight latches with
3-STATE outputs for bus organized system applications.
The latches appear transparent to the data when Latch
Enable (LE) is HIGH. When LE is LOW, the data satisfy-
ing the input timing requirements is latched. Data
appears on the bus when the Output Enable (OE) is
LOW. When OE is HIGH, the bus output is in a high
impedance state.
The LVTH373 data inputs include bushold, eliminating
the need for external pull-up resistors to hold unused
inputs.
These octal latches are designed for low-voltage (3.3V)
V
CC
applications, but with the capability to provide a TTL
interface to a 5V environment. The LVT373 and
LVTH373 are fabricated with an advanced BiCMOS
technology to achieve high speed operation similar to 5V
ABT while maintaining low power dissipation.
5V V
CC
Bushold data inputs eliminate the need for external
pull-up resistors to hold unused inputs (74LVTH373),
also available without bushold feature (74LVT373)
Live insertion/extraction permitted
Power Up/Down high impedance provides glitch-free
bus loading
Outputs source/sink –32 mA/+64 mA
Functionally compatible with the 74 series 373
ESD performance:
– Human-body model
>
2000V
– Machine model
>
200V
– Charged-device model
>
1000V
Ordering Information
Order Number
74LVT373WM
74LVT373SJ
74LVT373MTC
74LVTH373WM
74LVTH373SJ
74LVTH373MTC
Package
Number
M20B
M20D
MTC20
M20B
M20D
MTC20
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm
Wide
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm
Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
All packages are lead free per JEDEC: J-STD-020B standard.
©1999 Fairchild Semiconductor Corporation
74LVT373, 74LVTH373 Rev. 1.5.0
www.fairchildsemi.com
对话框如何从视图中读取数据作为它的初始值
CSetDlg::CSetDlg(CWnd* pParent /*=NULL*/) : CDialog(CSetDlg::IDD, pParent) { //{{AFX_DATA_INIT(CSetDlg) m_bchannel1 =TRUE;//初始化 //}}AFX_DATA_INIT } void CSetD ......
ggggihss 嵌入式系统
什么情况下适用三相五线制?
什么情况下适用三相五线制,有何有点(较三项四线制)? 望大家多多赐教!!...
aone2008 工业自动化与控制
高频电路用基板材料
本文介绍了制作高频电路用覆铜箔聚酰亚胺玻纤布层压板的构成和特性、发展状况及其性能。...
fighting 工业自动化与控制
【国民技术N32G430】2 FFT应用及DWT计数器使用
国民技术N32G430有很多定时器可以使用,在调试程序时候可以用来计算程序运行时间,不过这种也有问题,就是定时器频繁中断;在Cortex-M里面有一个外设叫DWT(Data Watchpoint and Trace),是用于 ......
222zhumingming 国产芯片交流
问个定时器的问题
STM32的每个定时器都有四个通道,是否每个通道都可以独立产生不同频率和占空比的的PWM信号?...
tom_peng stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 727  2327  2831  1964  1682  26  53  46  32  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved