电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LV4053

产品描述TRIPLE 2-CHANNEL, SGL ENDED MULTIPLEXER, PDSO16
产品类别半导体    模拟混合信号IC   
文件大小140KB,共26页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 选型对比 全文预览

74LV4053概述

TRIPLE 2-CHANNEL, SGL ENDED MULTIPLEXER, PDSO16

三 双声道, SGL 终端多路复用器, PDSO16

74LV4053规格参数

参数名称属性值
功能数量3
端子数量16
最大工作温度125 Cel
最小工作温度-40 Cel
最大供电/工作电压6 V
最小供电/工作电压1 V
额定供电电压2 V
加工封装描述3.90 MM, PLASTIC, MS-012, SOT109-1, SOP-16
无铅Yes
欧盟RoHS规范Yes
中国RoHS规范Yes
状态ACTIVE
工艺CMOS
包装形状RECTANGULAR
包装尺寸SMALL OUTLINE
表面贴装Yes
端子形式GULL WING
端子间距1.27 mm
端子涂层NICKEL PALLADIUM GOLD
端子位置DUAL
包装材料PLASTIC/EPOXY
温度等级AUTOMOTIVE
输入数2
最大接通时间97 ns
最大关断时间70 ns
模拟IC其它类型SGL ENDED MULTIPLEXER
关闭状态下的隔离额定值50 dB
最大限制模拟输入电压6 V
正向导通电阻匹配额定值5 ohm
最大通态电阻435 ohm

文档预览

下载PDF文档
74LV4053
Triple single-pole double-throw analog switch
Rev. 04 — 10 August 2009
Product data sheet
1. General description
The 74LV4053 is a triple single-pole double-throw (SPDT) analog switch, suitable for use
as an analog or digital multiplexer/demultiplexer. It is a low-voltage Si-gate CMOS device
and is pin and function compatible with the 74HC4053 and 74HCT4053. Each switch has
a digital select input (Sn), two independent inputs/outputs (nY0 and nY1) and a common
input/output (nZ). All three switches share an enable input (E). A HIGH on E causes all
switches into the high-impedance OFF-state, independent of Sn.
V
CC
and GND are the supply voltage connections for the digital control inputs (Sn and E).
The V
CC
to GND range is 1 V to 6 V. The analog inputs/outputs (nY0, nY1 and nZ) can
swing between V
CC
as a positive limit and V
EE
as a negative limit. V
CC
V
EE
may not
exceed 6 V. For operation as a digital multiplexer/demultiplexer, V
EE
is connected to GND
(typically ground). V
EE
and V
SS
are the supply voltage connections for the switches.
2. Features
I
Optimized for low-voltage applications: 1.0 V to 3.6 V
I
Accepts TTL input levels between V
CC
= 2.7 V and V
CC
= 3.6 V
I
Low ON resistance:
N
180
(typical) at V
CC
V
EE
= 2.0 V
N
100
(typical) at V
CC
V
EE
= 3.0 V
N
75
(typical) at V
CC
V
EE
= 4.5 V
I
Logic level translation:
N
To enable 3 V logic to communicate with
±3
V analog signals
I
Typical ‘break before make’ built in
I
ESD protection:
N
HBM JESD22-A114-C exceeds 2000 V
N
MM JESD22-A115-A exceeds 200 V
I
Multiple package options
I
Specified from
−40 °C
to +85
°C
and from
−40 °C
to +125
°C

74LV4053相似产品对比

74LV4053 74LV4053BQ 74LV4053D 74LV4053PW
描述 TRIPLE 2-CHANNEL, SGL ENDED MULTIPLEXER, PDSO16 TRIPLE 2-CHANNEL, SGL ENDED MULTIPLEXER, PDSO16 TRIPLE 2-CHANNEL, SGL ENDED MULTIPLEXER, PDSO16 TRIPLE 2-CHANNEL, SGL ENDED MULTIPLEXER, PDSO16
功能数量 3 3 3 3
端子数量 16 16 16 16
表面贴装 Yes YES YES YES
端子形式 GULL WING NO LEAD GULL WING GULL WING
端子位置 DUAL DUAL DUAL DUAL
温度等级 AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE
是否无铅 - 不含铅 不含铅 不含铅
是否Rohs认证 - 符合 符合 符合
厂商名称 - NXP(恩智浦) NXP(恩智浦) NXP(恩智浦)
零件包装代码 - QFN SOIC TSSOP
包装说明 - HVSON, LCC16,.1X.14,20 SOP, SOP16,.25 4.40 MM, PLASTIC, MO-153, SOT403-1, TSSOP-16
针数 - 16 16 16
Reach Compliance Code - compliant unknown unknown
模拟集成电路 - 其他类型 - SINGLE-ENDED MULTIPLEXER SINGLE-ENDED MULTIPLEXER SINGLE-ENDED MULTIPLEXER
JESD-30 代码 - R-PDSO-N16 R-PDSO-G16 R-PDSO-G16
长度 - 3.5 mm 9.9 mm 5 mm
湿度敏感等级 - 1 1 1
信道数量 - 2 2 2
标称断态隔离度 - 50 dB 50 dB 50 dB
通态电阻匹配规范 - 5 Ω 5 Ω 5 Ω
最大通态电阻 (Ron) - 435 Ω 435 Ω 435 Ω
最高工作温度 - 125 °C 125 °C 125 °C
最低工作温度 - -40 °C -40 °C -40 °C
封装主体材料 - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 - HVSON SOP TSSOP
封装等效代码 - LCC16,.1X.14,20 SOP16,.25 TSSOP16,.25
封装形状 - RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 - SMALL OUTLINE, HEAT SINK/SLUG, VERY THIN PROFILE SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) - 260 260 260
电源 - 3.3 V 3.3 V 3.3 V
认证状态 - Not Qualified Not Qualified Not Qualified
座面最大高度 - 1 mm 1.75 mm 1.1 mm
最大信号电流 - 0.025 A 0.025 A 0.025 A
最大供电电压 (Vsup) - 6 V 6 V 6 V
最小供电电压 (Vsup) - 1 V 1 V 1 V
标称供电电压 (Vsup) - 2 V 2 V 2 V
最长断开时间 - 70 ns 70 ns 70 ns
最长接通时间 - 97 ns 97 ns 97 ns
切换 - BREAK-BEFORE-MAKE BREAK-BEFORE-MAKE BREAK-BEFORE-MAKE
技术 - CMOS CMOS CMOS
端子面层 - NICKEL PALLADIUM GOLD NICKEL/PALLADIUM/GOLD (NI/PD/AU) NICKEL PALLADIUM GOLD
端子节距 - 0.5 mm 1.27 mm 0.65 mm
处于峰值回流温度下的最长时间 - 30 30 30
宽度 - 2.5 mm 3.9 mm 4.4 mm
Base Number Matches - 1 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 894  1672  87  1655  2396  59  55  57  17  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved