电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LCX573MSA_08

产品描述Low Voltage Octal Latch with 5V Tolerant Inputs and Outputs
文件大小669KB,共14页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
下载文档 选型对比 全文预览

74LCX573MSA_08概述

Low Voltage Octal Latch with 5V Tolerant Inputs and Outputs

文档预览

下载PDF文档
74LCX573 — Low Voltage Octal Latch with 5V Tolerant Inputs and Outputs
February 2008
74LCX573
Low Voltage Octal Latch with 5V Tolerant
Inputs and Outputs
Features
5V tolerant inputs and outputs
2.3V–3.6V V
CC
specifications provided
7.0 ns t
PD
max. (V
CC
= 3.3V), 10µA I
CC
max.
Power down high impedance inputs and outputs
Supports live insertion/withdrawal
(1)
±24mA output drive (V
CC
= 3.0V)
Implements
proprietary
noise/EMI reduction circuitry
Latch-up performance exceeds JEDEC 78 conditions
ESD performance
General Description
The LCX573 is a high-speed octal latch with buffered
common Latch Enable (LE) and buffered common Out-
put Enable (OE) input.
The LCX573 is functionally identical to the LCX373 but
has inputs and outputs on opposite sides.
The LCX573 is designed for low voltage applications
with capability of interfacing to a 5V signal environment.
The LCX573 is fabricated with an advanced CMOS
tech- nology to achieve high speed operation while
maintaining CMOS low power dissipation.
– Human body model
>
2000V
– Machine model
>
200V
Leadless DQFN package
Note:
1. To ensure the high impedance state during power up
or down, OE should be tied to V
CC
through a pull-up
resistor: the minimum value of the resistor is
determined by the current-sourcing capability of the
driver.
Ordering Information
Order
Number
74LCX573WM
74LCX573SJ
74LCX573BQX
(2)
74LCX573MSA
74LCX573MTC
Package
Number
M20B
M20D
MLP20B
MSA20
MTC20
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Terminal Depopulated Quad Very-Thin Flat Pack No Leads (DQFN), JEDEC
MO-241, 2.5 x 4.5mm
20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm
Wide
Note:
2. DQFN package available in Tape and Reel only.
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
All packages are lead free per JEDEC: J-STD-020B standard.
©2006 Fairchild Semiconductor Corporation
74LCX573 Rev. 1.6.0
www.fairchildsemi.com

74LCX573MSA_08相似产品对比

74LCX573MSA_08 74LCX573BQX_08 74LCX573SJ_08 74LCX573WM_08 74LCX573_08
描述 Low Voltage Octal Latch with 5V Tolerant Inputs and Outputs Low Voltage Octal Latch with 5V Tolerant Inputs and Outputs Low Voltage Octal Latch with 5V Tolerant Inputs and Outputs Low Voltage Octal Latch with 5V Tolerant Inputs and Outputs Low Voltage Octal Latch with 5V Tolerant Inputs and Outputs

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2663  1573  2322  2191  1885  43  49  34  9  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved