电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AHCT74BQ

产品描述Dual D-type flip-flop with set and reset; positive-edge trigger
产品类别逻辑    逻辑   
文件大小92KB,共18页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 选型对比 全文预览

74AHCT74BQ概述

Dual D-type flip-flop with set and reset; positive-edge trigger

74AHCT74BQ规格参数

参数名称属性值
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码QFN
包装说明2.50 X 3 MM, 0.85 MM HEIGHT, PLASTIC, MO-241, SOT-762-1, DHVQFN-14
针数14
Reach Compliance Codecompli
系列AHCT/VHCT
JESD-30 代码R-PQCC-N14
长度3 mm
负载电容(CL)50 pF
逻辑集成电路类型D FLIP-FLOP
最大频率@ Nom-Su65000000 Hz
最大I(ol)0.008 A
湿度敏感等级1
位数1
功能数量2
端子数量14
最高工作温度125 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性COMPLEMENTARY
封装主体材料PLASTIC/EPOXY
封装代码HVQCCN
封装等效代码LCC14,.1X.12,20
封装形状RECTANGULAR
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
包装方法TAPE AND REEL
峰值回流温度(摄氏度)260
电源5 V
传播延迟(tpd)11 ns
认证状态Not Qualified
座面最大高度1 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
触发器类型POSITIVE EDGE
宽度2.5 mm
最小 fmax80 MHz

文档预览

下载PDF文档
74AHC74; 74AHCT74
Dual D-type flip-flop with set and reset; positive-edge trigger
Rev. 05 — 9 June 2008
Product data sheet
1. General description
The 74AHC74; 74AHCT74 is a high-speed Si-gate CMOS device and is pin compatible
with Low-Power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard
No. 7-A.
The 74AHC74; 74AHCT74 is a dual positive-edge triggered, D-type flip-flop with individual
data inputs (D), clock inputs (CP), set inputs (SD) and reset inputs (RD). It also has
complementary outputs (Q and Q).
The set and reset are asynchronous active LOW inputs that operate independent of the
clock input. Information on the data input is transferred to the Q output on the LOW to
HIGH transition of the clock pulse. The data inputs must be stable one set-up time prior to
the LOW to HIGH clock transition for predictable operation.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock
rise and fall times.
2. Features
I
I
I
I
Balanced propagation delays
All inputs have Schmitt-trigger actions
Inputs accept voltages higher than V
CC
Input levels:
N
For 74AHC74: CMOS level
N
For 74AHCT74: TTL level
I
ESD protection:
N
HBM EIA/JESD22-A114E exceeds 2000 V
N
MM EIA/JESD22-A115-A exceeds 200 V
N
CDM EIA/JESD22-C101C exceeds 1000 V
I
Multiple package options
I
Specified from
−40 °C
to +85
°C
and from
−40 °C
to +125
°C

74AHCT74BQ相似产品对比

74AHCT74BQ 74AHCT74 74AHC74BQ 74AHC74_08
描述 Dual D-type flip-flop with set and reset; positive-edge trigger Dual D-type flip-flop with set and reset; positive-edge trigger Dual D-type flip-flop with set and reset; positive-edge trigger Dual D-type flip-flop with set and reset; positive-edge trigger

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1213  856  1631  1101  15  25  18  33  23  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved