Si5504BDC-T1-GE3 (Lead (Pb)-free and Halogen-free)
N-Channel
MOSFET
ABSOLUTE MAXIMUM RATINGS
T
A
= 25 °C, unless otherwise noted
Parameter
Drain-Source Voltage
Gate-Source Voltage
T
C
= 25 °C
T
C
= 85 °C
T
A
= 25 °C
T
A
= 85 °C
T
C
= 25 °C
T
A
= 25 °C
T
C
= 25 °C
T
C
= 85 °C
T
A
= 25 °C
T
A
= 85 °C
Symbol
V
DS
V
GS
I
D
I
DM
I
S
N-Channel
30
± 20
4
a
3.8
3.7
b, c
2.6
b, c
10
2.5
1.3
b, c
3.12
2
1.5
b, c
0.8
b, c
- 55 to 150
260
- 3.7
- 2.7
- 2.5
b, c
- 1.8
b, c
- 10
- 2.5
- 1.3
b, c
3.1
2
1.5
b, c
0.8
b, c
A
P-Channel
- 30
Unit
V
Continuous Drain Current (T
J
= 150 °C)
Pulsed Drain Current
Source Drain Current Diode Current
Maximum Power Dissipation
P
D
T
J
, T
stg
W
Operating Junction and Storage Temperature Range
Soldering Recommendations (Peak Temperature)
d, e
°C
THERMAL RESISTANCE RATINGS
N-Channel
Parameter
Symbol
R
thJA
R
thJF
Typ.
Max.
P-Channel
Typ.
Max.
Unit
t
≤
5s
70
85
70
85
Maximum Junction-to-Ambient
b, f
°C/W
Maximum Junction-to-Foot (Drain)
Steady State
33
40
33
40
Notes:
a. Package limited.
b. Surface mounted on 1" x 1" FR4 board.
c. t = 5 s.
d. See Reliability Manual for profile. The ChipFET is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result
of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure
adequade bottom side solder interconnection.
e. Rework conditions: manual soldering with a soldering iron is not recommended for leadless components.
f. Maximum under steady state conditions is 120 °C/W.
Document Number: 74483
S10-0547-Rev. B, 08-Mar-10
www.vishay.com
1
Si5504BDC
Vishay Siliconix
SPECIFICATIONS
T
J
= 25 °C, unless otherwise noted
Parameter
Static
Drain-Source Breakdown Voltage
V
DS
Temperature Coefficient
V
GS(th)
Temperature Coefficient
Gate Threshold Voltage
Gate-Body Leakage
V
DS
ΔV
DS
/T
J
ΔV
GS(th)
/T
J
V
GS(th)
I
GSS
V
GS
= 0 V, I
D
= 250 µA
V
GS
= 0 V, I
D
= - 250 µA
I
D
= 250 µA
I
D
= - 250 µA
I
D
= 250 µA
I
D
= - 250 µA
V
DS
= V
GS
, I
D
= 250 µA
V
DS
= V
GS
, I
D
= - 250 µA
V
DS
= 0 V, V
GS
= ± 20 V
V
DS
= 30 V, V
GS
= 0 V
Zero Gate Voltage Drain Current
I
DSS
V
DS
= - 30 V, V
GS
= 0 V
V
DS
= 30 V, V
GS
= 0 V, T
J
= 85 °C
V
DS
= - 30 V, V
GS
= 0 V, T
J
= 85 °C
On-State Drain Current
b
I
D(on)
V
DS
≥
5 V, V
GS
= 10 V
V
DS
≤
- 5 V, V
GS
= - 10 V
V
GS
= 10 V, I
D
= 3.1 A
Drain-Source On-State Resistance
b
R
DS(on)
V
GS
= - 10 V, I
D
= - 2.1 A
V
GS
= 4.5 V, I
D
= 1 A
V
GS
= - 4.5 V, I
D
= - 0.43 A
Forward Transconductance
b
Dynamic
a
Input Capacitance
Output Capacitance
Reverse Transfer Capacitance
C
iss
C
oss
C
rss
P-Channel
V
DS
= - 15 V, V
GS
= 0 V, f = 1 MHz
V
DS
= 15 V, V
GS
= 10 V, I
D
= 3.6 A
Total Gate Charge
Q
g
V
DS
= - 15 V, V
GS
= - 10 V, I
D
= - 2.5 A
N-Channel
V
DS
= 15 V, V
GS
= 4.5 V, I
D
= 3.6 A
Gate-Source Charge
Gate-Drain Charge
Gate Resistance
Q
gs
Q
gd
R
g
P-Channel
V
DS
= - 15 V, V
GS
= - 4.5 V, I
D
= - 2.5 A
f = 1 MHz
N-Ch
N-Channel
V
DS
= 15 V, V
GS
= 0 V, f = 1 MHz
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
220
170
50
50
25
31
4.5
4.5
2
2.2
0.7
0.7
0.7
1
3
13
Ω
7
7
3
3.5
nC
pF
g
fs
V
DS
= 15 V, I
D
= 3.1 A
V
DS
= - 15 V, I
D
= - 2.1 A
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
10
- 10
0.053
0.112
0.081
0.188
5
3.5
0.065
0.140
0.100
0.235
S
Ω
1.5
- 1.5
30
- 30
27
- 30
-5
3.5
3
-3
100
- 100
1
-1
5
-5
A
µA
V
nA
V
mV/°C
Symbol
Test Conditions
Min.
Typ.
Max.
Unit
Notes:
a. Guaranteed by design, not subject to production testing.
b. Pulse test; pulse width
≤
300 µs, duty cycle
≤
2 %.
www.vishay.com
2
Document Number: 74483
S10-0547-Rev. B, 08-Mar-10
Si5504BDC
Vishay Siliconix
SPECIFICATIONS
T
J
= 25 °C, unless otherwise noted
Parameter
Dynamic
a
Turn-On Delay Time
Rise Time
Turn-Off Delay Time
Fall Time
Turn-On Delay Time
Rise Time
Turn-Off Delay Time
Fall Time
Drain-Source Body Diode Characteristics
Continuous Source-Drain Diode Current
Pulse Diode Forward Current
Body Diode Voltage
Body Diode Reverse Recovery Time
Body Diode Reverse Recovery Charge
Reverse Recovery Fall Time
Reverse Recovery Rise Time
a
Symbol
Test Conditions
N-Ch
N-Channel
V
DD
= 15 V, R
L
= 5.8
Ω
I
D
≅
2.6 A, V
GEN
= 4.5 V, R
g
= 1
Ω
P-Channel
V
DD
= - 15 V, R
L
= 7.5
Ω
I
D
≅
- 2 A, V
GEN
= - 4.5 V, R
g
= 1
Ω
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
N-Channel
V
DD
= 15 V, R
L
= 5.8
Ω
I
D
≅
2.6 A, V
GEN
= 10 V, R
g
= 1
Ω
P-Channel
V
DD
= - 15 V, R
L
= 7.5
Ω
I
D
≅
- 2 A, V
GEN
= - 10 V, R
g
= 1
Ω
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
I
S
= 2.6 A, V
GS
= 0 V
I
S
= - 2 A, V
GS
= 0 V
N-Ch
P-Ch
N-Ch
P-Ch
N-Channel
I
F
= 2.6 A, dI/dt = 100 A/µs, T
J
= 25 °C
P-Channel
I
F
= - 2 A, dI/dt = - 100 A/µs, T
J
= 25 °C
N-Ch
P-Ch
N-Ch
P-Ch
N-Ch
P-Ch
Min.
Typ.
15
30
80
60
12
10
25
10
4
4
12
10
10
10
5
5
Max.
25
45
120
90
20
15
40
15
8
8
20
15
15
15
10
10
2.5
- 2.5
10
- 10
Unit
t
d(on)
t
r
t
d(off)
t
f
t
d(on)
t
r
t
d(off)
t
f
ns
I
S
I
SM
V
SD
t
rr
Q
rr
t
a
t
b
T
C
= 25 °C
A
0.8
- 0.8
30
20
20
10
23
13
7
7
1.2
- 1.2
50
40
40
20
V
ns
nC
ns
Notes:
a. Guaranteed by design, not subject to production testing.
b. Pulse test; pulse width
≤
300 µs, duty cycle
≤
2 %.
Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation
of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum
rating conditions for extended periods may affect device reliability.