电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LTC2274CUJ#PBF

产品描述1-Channel Single ADC Pipelined 105Msps 16-bit Serial 40-Pin QFN EP Tube
文件大小914KB,共40页
制造商ADI(亚德诺半导体)
官网地址https://www.analog.com
下载文档 详细参数 选型对比 全文预览

LTC2274CUJ#PBF概述

1-Channel Single ADC Pipelined 105Msps 16-bit Serial 40-Pin QFN EP Tube

LTC2274CUJ#PBF规格参数

参数名称属性值
欧盟限制某些有害物质的使用Compliant
ECCN (US)3A001.a.5.a.5
Part StatusActive
HTS8542.39.00.01
Converter TypeGeneral Purpose
ArchitecturePipelined
Resolution16bit
Number of ADCs1
Number of Input Channels1
Sampling Rate105Msps
Digital Interface TypeSerial
Input TypeVoltage
Input Signal TypeDifferential
Voltage ReferenceInternal|External
Voltage Supply SourceSingle
Input Voltage1.5Vp-p/2.25Vp-p
Minimum Single Supply Voltage (V)3.135
Typical Single Supply Voltage (V)3.3
Maximum Single Supply Voltage (V)3.465
Typical Power Dissipation (mW)1300
Maximum Power Dissipation (mW)1485
Integral Nonlinearity Error±4.5LSB
Full Scale Error±1.5%FSR
Signal to Noise Ratio77.6dBFS(Typ)
Sample and HoldYes
Single-Ended InputNo
Digital Supply SupportNo
Minimum Operating Temperature (°C)0
Maximum Operating Temperature (°C)70
系列
Packaging
Tube
Supplier Temperature GradeCommercial
Pin Count40
Standard Package NameQFN
Supplier PackageQFN EP
MountingSurface Mount
Package Height0.75(Max)
Package Length6
Package Width6
PCB changed40
Lead ShapeNo Lead

文档预览

下载PDF文档
LTC2274
16-Bit, 105Msps Serial
Output ADC
FEATURES
n
n
n
n
n
n
n
n
n
n
n
n
DESCRIPTION
The LTC
®
2274 is a 105Msps, 16-bit A/D converter with
a high speed serial interface. It is designed for digitizing
high frequency, wide dynamic range signals with an input
bandwidth of 700MHz. The input range of the ADC can
be optimized using the PGA front end. The output data is
serialized according to the JEDEC Serial Interface for Data
Converters specification (JESD204).
The LTC2274 is perfect for demanding applications where
it is desirable to isolate the sensitive analog circuits from
the noisy digital logic. The AC performance includes a
77.7dB Noise Floor and 100dB spurious free dynamic range
(SFDR). Ultra low internal jitter of 80fs RMS allows under-
sampling of high input frequencies with excellent noise
performance. Maximum DC specs include ±4.5LSB INL
and ±1LSB DNL (no missing codes) over temperature.
The encode clock inputs, ENC
+
and ENC
, may be driven
differentially or single-ended with a sine wave, PECL,
LVDS, TTL or CMOS inputs. A clock duty cycle stabilizer
allows high performance at full speed with a wide range
of clock duty cycles.
L,
LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear
Technology Corporation. All other trademarks are the property of their respective owners.
n
High Speed Serial Interface (JESD204)
Sample Rate: 105Msps
77.7dBFS Noise Floor
100dB SFDR
SFDR >82dB at 250MHz (1.5V
P-P
Input Range)
PGA Front End (2.25V
P-P
or 1.5V
P-P
Input Range)
700MHz Full Power Bandwidth S/H
Optional Internal Dither
Single 3.3V Supply
Power Dissipation: 1300mW
Clock Duty Cycle Stabilizer
Pin Compatible Family
105Msps: LTC2274
80Msps: LTC2273
65Msps: LTC2272
40-Pin 6mm
×
6mm QFN Package
APPLICATIONS
n
n
n
n
n
n
Telecommunications
Receivers
Cellular Base Stations
Spectrum Analysis
Imaging Systems
ATE
TYPICAL APPLICATION
3.3V
SENSE
V
CM
1.25V
COMMON MODE
BIAS VOLTAGE
INTERNAL ADC
REFERENCE
GENERATOR
FAM
SYNC
+
8B/10B
ENCODER
16
20
SYNC
OV
DD
1.2V TO 3.3V
0.1μF
50Ω
A
IN +
ANALOG
INPUT
A
IN
ASIC OR FPGA
128k Point FFT, f
IN
= 4.93MHz,
–1dBFS, PGA = 0
0
–10
–20
–30
–40
–50
–60
–70
–80
–90
–100
–110
–120
–130
2.2μF
50Ω
AMPLITUDE (dBFS)
CMLOUT
+
+
SERIAL
RECEIVER
+
S/H
AMP
CLOCK
CLOCK/DUTY
CYCLE
CONTROL
ENC
+
16-BIT
PIPELINED
ADC CORE
SERIALIZER
CORRECTION
LOGIC
CMLOUT
SCRAMBLER/
PATTERN
GENERATOR
20X
PLL
GND
V
DD
3.3V
0.1μF
0.1μF
2274 TA01
0
10
20
30
40
FREQUENCY (MHz)
50
2274 TA01b
ENC
PGA DITH MSBINV SHDN
PAT1 PAT0 SCRAM SRR1 SRR0
2274fb
1

LTC2274CUJ#PBF相似产品对比

LTC2274CUJ#PBF LTC2274CUJ#TRPBF
描述 1-Channel Single ADC Pipelined 105Msps 16-bit Serial 40-Pin QFN EP Tube 1-Channel Single ADC Pipelined 105Msps 16-bit Serial 40-Pin QFN EP T/R
欧盟限制某些有害物质的使用 Compliant Compliant
ECCN (US) 3A001.a.5.a.5 3A001.a.5.a.5
Part Status Active Active
Converter Type General Purpose General Purpose
Architecture Pipelined Pipelined
Resolution 16bit 16bit
Number of ADCs 1 1
Number of Input Channels 1 1
Sampling Rate 105Msps 105Msps
Digital Interface Type Serial Serial
Input Type Voltage Voltage
Input Signal Type Differential Differential
Voltage Reference Internal|External Internal|External
Voltage Supply Source Single Single
Input Voltage 1.5Vp-p/2.25Vp-p 1.5Vp-p/2.25Vp-p
Minimum Single Supply Voltage (V) 3.135 3.135
Typical Single Supply Voltage (V) 3.3 3.3
Maximum Single Supply Voltage (V) 3.465 3.465
Typical Power Dissipation (mW) 1300 1300
Maximum Power Dissipation (mW) 1485 1485
Integral Nonlinearity Error ±4.5LSB ±4.5LSB
Full Scale Error ±1.5%FSR ±1.5%FSR
Signal to Noise Ratio 77.6dBFS(Typ) 77.6dBFS(Typ)
Sample and Hold Yes Yes
Single-Ended Input No No
Digital Supply Support No No
Maximum Operating Temperature (°C) 70 70
系列
Packaging
Tube Tape and Reel
Supplier Temperature Grade Commercial Commercial
Pin Count 40 40
Standard Package Name QFN QFN
Supplier Package QFN EP QFN EP
Mounting Surface Mount Surface Mount
Package Height 0.75(Max) 0.75(Max)
Package Length 6 6
Package Width 6 6
PCB changed 40 40
Lead Shape No Lead No Lead

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2805  1962  452  684  381  57  40  10  14  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved