电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LTC2183IUP#PBF

产品描述2-Channel Dual ADC Pipelined 80Msps 16-bit Parallel 64-Pin QFN EP Tube
文件大小764KB,共36页
制造商ADI(亚德诺半导体)
官网地址https://www.analog.com
下载文档 详细参数 全文预览

LTC2183IUP#PBF概述

2-Channel Dual ADC Pipelined 80Msps 16-bit Parallel 64-Pin QFN EP Tube

LTC2183IUP#PBF规格参数

参数名称属性值
欧盟限制某些有害物质的使用Compliant
ECCN (US)3A001.a.5.a.5
Part StatusActive
HTS8542.39.00.01
Converter TypeGeneral Purpose
ArchitecturePipelined
Resolution16bit
Number of ADCs2
Number of Input Channels2
Sampling Rate80Msps
Digital Interface TypeParallel
Input TypeVoltage
Input Signal TypeSingle-Ended|Differential
Voltage ReferenceInternal|External
Voltage Supply SourceSingle
Input Voltage1Vp-p/2Vp-p
Minimum Single Supply Voltage (V)1.7
Typical Single Supply Voltage (V)1.8
Maximum Single Supply Voltage (V)1.9
Typical Power Dissipation (mW)346
Maximum Power Dissipation (mW)382
Integral Nonlinearity Error±7.5LSB
Full Scale Error-1.8/0.8%FSR
Signal to Noise Ratio77.1dBFS(Typ)
No Missing Codes (bit)16
Sample and HoldYes
Single-Ended InputYes
Digital Supply SupportNo
Minimum Operating Temperature (°C)-40
Maximum Operating Temperature (°C)85
系列
Packaging
Tube
Supplier PackageQFN EP
Pin Count64
Standard Package NameQFN
MountingSurface Mount
Package Height0.75(Max)
Package Length9
Package Width9
PCB changed64
Lead ShapeNo Lead

文档预览

下载PDF文档
LTC2185/LTC2184/LTC2183
16-Bit, 125/105/80Msps
Low Power Dual ADCs
FeaTures
n
n
n
n
DescripTion
The LTC
®
2185/LTC2184/LTC2183 are two-channel si-
multaneous sampling 16-bit A/D converters designed for
digitizing high frequency, wide dynamic range signals.
They are perfect for demanding communications applica-
tions with AC performance that includes 76.8dB SNR and
90dB spurious free dynamic range (SFDR). Ultralow jitter
of 0.07ps
RMS
allows undersampling of IF frequencies with
excellent noise performance.
DC specs include ±2LSB INL (typ), ±0.5LSB DNL (typ)
and no missing codes over temperature. The transition
noise is 3.4LSB
RMS
.
The digital outputs can be either full rate CMOS, Double
Data Rate CMOS, or Double Data Rate LVDS. A separate
output power supply allows the CMOS output swing to
range from 1.2V to 1.8V.
The ENC
+
and ENC
inputs may be driven differentially
or single-ended with a sine wave, PECL, LVDS, TTL, or
CMOS inputs. An optional clock duty cycle stabilizer al-
lows high performance at full speed for a wide range of
clock duty cycles.
L,
LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear
Technology Corporation. All other trademarks are the property of their respective owners.
n
n
n
n
n
n
n
n
n
Two-Channel Simultaneously Sampling ADC
76.8dB SNR
90dB SFDR
Low Power: 370mW/308mW/200mW Total
185mW/154mW/100mW per Channel
Single 1.8V Supply
CMOS, DDR CMOS, or DDR LVDS Outputs
Selectable Input Ranges: 1V
P-P
to 2V
P-P
550MHz Full Power Bandwidth S/H
Optional Data Output Randomizer
Optional Clock Duty Cycle Stabilizer
Shutdown and Nap Modes
Serial SPI Port for Configuration
64-Pin (9mm
×
9mm) QFN Package
applicaTions
n
n
n
n
n
n
Communications
Cellular Base Stations
Software Defined Radios
Portable Medical Imaging
Multi-Channel Data Acquisition
Nondestructive Testing
Typical applicaTion
1.8V
V
DD
1.8V
OV
DD
0
–10
CH 1
ANALOG
INPUT
–20
AMPLITUDE (dBFS)
S/H
16-BIT
ADC CORE
D1_15
D1_0
OUTPUT
DRIVERS
D2_15
D2_0
–30
–40
–50
–60
–70
–80
CMOS,
DDR CMOS
OR DDR LVDS
OUTPUTS
2-Tone FFT, f
IN
= 70MHz and 69MHz
CH 2
ANALOG
INPUT
S/H
16-BIT
ADC CORE
–90
–100
–110
–120
125MHz
CLOCK
GND
CLOCK
CONTROL
218543 TA01a
0
10
20
30
40
FREQUENCY (MHz)
50
60
218543
TA01b
OGND
218543f
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2914  2890  1276  1503  1349  59  26  31  28  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved