电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LT1169CN8#PBF

产品描述Op Amp Dual Low Noise Amplifier ±20V 8-Pin PDIP N Tube
产品类别模拟混合信号IC    放大器电路   
文件大小271KB,共12页
制造商ADI(亚德诺半导体)
官网地址https://www.analog.com
标准
下载文档 详细参数 选型对比 全文预览

LT1169CN8#PBF概述

Op Amp Dual Low Noise Amplifier ±20V 8-Pin PDIP N Tube

LT1169CN8#PBF规格参数

参数名称属性值
欧盟限制某些有害物质的使用Compliant
ECCN (US)EAR99
Part StatusActive
HTS8542.33.00.01
类型
Type
Low Noise Amplifier
Manufacturer TypeLow Noise Amplifier
Number of Channels per Chip2
Process TechnologyBiFET
Maximum Input Offset Voltage (mV)2.2@±5V
Minimum Dual Supply Voltage (V)±4.5
Typical Dual Supply Voltage (V)±5|±9|±12|±15|±18
Maximum Dual Supply Voltage (V)±20
Maximum Input Offset Current (uA)0.000015@±15V
Maximum Input Bias Current (uA)0.00002@±15V
Maximum Supply Current (mA)12.9@±5V
Power Supply TypeDual
Typical Slew Rate (V/us)4.2@±15V
Typical Input Noise Voltage Density (nV/rtHz)17@±15V
Typical Voltage Gain (dB)133.06
Typical Noninverting Input Current Noise Density (pA/rtHz)0.001@±15V
Minimum PSRR (dB)83
Minimum CMRR (dB)82
Minimum CMRR Range (dB)80 to 85
Typical Gain Bandwidth Product (MHz)5.3
Shut Down SupportNo
Minimum Operating Temperature (°C)-40
Maximum Operating Temperature (°C)85
系列
Packaging
Tube
Pin Count8
Standard Package NameDIP
Supplier PackagePDIP N
MountingThrough Hole
Package Height3.3
Package Length10.16(Max)
Package Width6.48
PCB changed8
Lead ShapeThrough Hole

文档预览

下载PDF文档
LT1169
Dual Low Noise,
Picoampere Bias Current,
JFET Input Op Amp
FEATURES
s
s
s
s
s
s
s
s
s
s
DESCRIPTIO
Input Bias Current, Warmed Up: 20pA Max
100% Tested Low Voltage Noise: 8nV/√Hz Max
S8 and N8 Package Standard Pinout
Very Low Input Capacitance: 1.5pF
Voltage Gain: 1.2 Million Min
Offset Voltage: 2mV Max
Input Resistance: 10
13
Gain-Bandwidth Product: 5.3MHz Typ
Guaranteed Specifications with
±5V
Supplies
Guaranteed Matching Specifications
APPLICATI
s
s
s
s
S
s
s
Photocurrent Amplifiers
Hydrophone Amplifiers
High Sensitivity Piezoelectric Accelerometers
Low Voltage and Current Noise Instrumentation
Amplifier Front Ends
Two and Three Op Amp Instrumentation Amplifiers
Active Filters
The LT1169 achieves a new standard of excellence in noise
performance for a dual JFET op amp. For the first time low
voltage noise (6nV/√Hz) is simultaneously offered with
extremely low current noise (1fA/√Hz), providing the low-
est total noise for high impedance transducer applications.
Unlike most JFET op amps, the very low input bias current
(5pA Typ) is maintained over the entire common mode
range which results in an extremely high input resistance
(10
13
Ω).
When combined with a very low input capaci-
tance (1.5pF) an extremely high input impedance results,
making the LT1169 the first choice for amplifying low level
signals from high impedance transducers. The low input
capacitance also assures high gain linearity when buffering
AC signals from high impedance transducers.
The LT1169 is unconditionally stable for gains of 1 or more,
even with 1000pF capacitive loads. Other key features are
0.6mV V
OS
and a voltage gain over 4 million. Each indi-
vidual amplifier is 100% tested for voltage noise, slew rate
(4.2V/µs), and gain-bandwidth product (5.3MHz).
The LT1169 is offered in the S8 and N8 packages.
A full set of matching specifications are provided for
precision instrumentation amplifier front ends. Specifica-
tions at
±5V
supply operation are also provided. For an
even lower voltage noise please see the LT1113 data sheet.
, LTC and LT are registered trademarks of Linear Technology Corporation.
TYPICAL APPLICATI
Low Noise Light Sensor with DC Servo
C1
2pF
TOTAL 1kHz VOLTAGE NOISE DENSITY (nV/
√Hz)
10k
D2
1N914
C
D
D1
1N914
2N3904
HAMAMATSU
S1336-5BK
(908) 231-0960
V–
R5
10k
R4
1k
R3
1k
7
1/2 LT1169
5
4
–V
R2C2 > C1R1
C
D
= PARASITIC PHOTODIODE CAPACITANCE
V
OUT
= 100mV/µWATT FOR 200nm WAVE LENGTH
330mV/µWATT FOR 633nm WAVE LENGTH
+
+
3
2
R1
1M
1
C2
0.022µF
+V
8
V
OUT
1k
1/2 LT1169
100
6
R2
100k
10
1
100
LT1169 • TA01
U
1kHz Output Voltage Noise
Density vs Source Resistance
+
R
SOURCE
V
N
UO
UO
V
N
SOURCE
RESISTANCE
ONLY
1k
T
A
= 25°C
V
S
= ±15V
10k 100k 1M 10M 100M 1G
SOURCE RESISTANCE (Ω)
V
N
=
(V
OP AMP
)
2
+ 4kTR
S
+ 2qI
B
R
S2
LT1169 • TA02
1

LT1169CN8#PBF相似产品对比

LT1169CN8#PBF LT1169CN8 LT1169CS8#PBF LT1169CS8#TR LT1169CS8#TRPBF LT1169CS8
描述 Op Amp Dual Low Noise Amplifier ±20V 8-Pin PDIP N Tube Op Amp Dual Low Noise Amplifier ±20V 8-Pin PDIP N Op Amp Dual Low Noise Amplifier ±20V 8-Pin SOIC N Tube Op Amp Dual Low Noise Amplifier ±20V 8-Pin SOIC N T/R Op Amp Dual Low Noise Amplifier ±20V 8-Pin SOIC N T/R Op Amp Dual Low Noise Amplifier ±20V 8-Pin SOIC N
欧盟限制某些有害物质的使用 Compliant Not Compliant Compliant Not Compliant Compliant Not Compliant
ECCN (US) EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
Part Status Active Unconfirmed Active Unconfirmed Active Unconfirmed
类型
Type
Low Noise Amplifier Low Noise Amplifier Low Noise Amplifier Low Noise Amplifier Low Noise Amplifier Low Noise Amplifier
Manufacturer Type Low Noise Amplifier Low Noise Amplifier Low Noise Amplifier Low Noise Amplifier Low Noise Amplifier Low Noise Amplifier
Number of Channels per Chip 2 2 2 2 2 2
Process Technology BiFET BiFET BiFET BiFET BiFET BiFET
Maximum Input Offset Voltage (mV) 2.2@±5V 2.2@±5V 2.2@±5V 2.2@±5V 2.2@±5V 2.2@±5V
Minimum Dual Supply Voltage (V) ±4.5 ±4.5 ±4.5 ±4.5 ±4.5 ±4.5
Typical Dual Supply Voltage (V) ±5|±9|±12|±15|±18 ±18|±15|±12|±9|±5 ±5|±9|±18|±15|±12 ±18|±15|±9|±12|±5 ±15|±12|±18|±5|±9 ±5|±15|±12|±9|±18
Maximum Dual Supply Voltage (V) ±20 ±20 ±20 ±20 ±20 ±20
Maximum Input Offset Current (uA) 0.000015@±15V 0.000015@±15V 0.000015@±15V 0.000015@±15V 0.000015@±15V 0.000015@±15V
Maximum Input Bias Current (uA) 0.00002@±15V 0.00002@±15V 0.00002@±15V 0.00002@±15V 0.00002@±15V 0.00002@±15V
Maximum Supply Current (mA) 12.9@±5V 12.9@±5V 12.9@±5V 12.9@±5V 12.9@±5V 12.9@±5V
Power Supply Type Dual Dual Dual Dual Dual Dual
Typical Slew Rate (V/us) 4.2@±15V 4.2@±15V 4.2@±15V 4.2@±15V 4.2@±15V 4.2@±15V
Typical Input Noise Voltage Density (nV/rtHz) 17@±15V 17@±15V 17@±15V 17@±15V 17@±15V 17@±15V
Typical Voltage Gain (dB) 133.06 133.06 133.06 133.06 133.06 133.06
Typical Noninverting Input Current Noise Density (pA/rtHz) 0.001@±15V 0.001@±15V 0.001@±15V 0.001@±15V 0.001@±15V 0.001@±15V
Minimum PSRR (dB) 83 83 83 83 83 83
Minimum CMRR (dB) 82 82 82 82 82 82
Minimum CMRR Range (dB) 80 to 85 80 to 85 80 to 85 80 to 85 80 to 85 80 to 85
Typical Gain Bandwidth Product (MHz) 5.3 5.3 5.3 5.3 5.3 5.3
Shut Down Support No No No No No No
Minimum Operating Temperature (°C) -40 -40 -40 -40 -40 -40
Maximum Operating Temperature (°C) 85 85 85 85 85 85
Pin Count 8 8 8 8 8 8
Standard Package Name DIP DIP SOP SOP SOP SOP
Supplier Package PDIP N PDIP N SOIC N SOIC N SOIC N SOIC N
Mounting Through Hole Through Hole Surface Mount Surface Mount Surface Mount Surface Mount
Package Height 3.3 3.3 1.5(Max) 1.5(Max) 1.5(Max) 1.5(Max)
Package Length 10.16(Max) 10.16(Max) 5(Max) 5(Max) 5(Max) 5(Max)
Package Width 6.48 6.48 3.99(Max) 3.99(Max) 3.99(Max) 3.99(Max)
PCB changed 8 8 8 8 8 8
Lead Shape Through Hole Through Hole Gull-wing Gull-wing Gull-wing Gull-wing
HTS 8542.33.00.01 8542.33.00.01 8542.33.00.01 - 8542.33.00.01 -
系列
Packaging
Tube - Tube Tape and Reel Tape and Reel -

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1513  2665  116  2616  2542  58  1  37  26  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved