电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NT5SV32M8AT-8B

产品描述256Mb Synchronous DRAM
文件大小816KB,共65页
制造商ETC1
下载文档 全文预览

NT5SV32M8AT-8B概述

256Mb Synchronous DRAM

文档预览

下载PDF文档
NT5SV64M4AT(L)
NT5SV32M8AT(L)
NT5SV16M16AT(L)
256Mb Synchronous DRAM
Features
High Performance:
-7K
3
CL=2
f
CK
t
CK
t
AC
t
AC
Clock Frequency
Clock Cycle
Clock Access Time
1
Clock Access Time
2
133
7.5
5.4
-75B,
CL=3
133
7.5
5.4
-8B,
CL=2
100
10
6
Units
MHz
ns
ns
ns
1. Terminated load. See AC Characteristics on page 37.
2. Unterminated load. See AC Characteristics on page 37.
3. t
RP
= t
RCD
= 2 CKs
Multiple Burst Read with Single Write Option
Automatic and Controlled Precharge Command
Data Mask for Read/Write control (x4, x8)
Dual Data Mask for byte control (x16)
Auto Refresh (CBR) and Self Refresh
Suspend Mode and Power Down Mode
Standard Power operation
8192 refresh cycles/64ms
Random Column Address every CK (1-N Rule)
Single 3.3V
±
0.3V Power Supply
LVTTL compatible
Package: 54-pin 400 mil TSOP-Type II
Single Pulsed RAS Interface
Fully Synchronous to Positive Clock Edge
Four Banks controlled by BA0/BA1 (Bank Select)
Programmable CAS Latency: 2, 3
Programmable Burst Length: 1, 2, 4, 8
Programmable Wrap: Sequential or Interleave
• -7K parts for PC133 2-2-2 operation
-75B parts for PC133 3-3-3 operation
-8B parts for PC100 2-2-2 operation
Description
The NT5SV64M4AT, NT5SV32M8AT, and NT5SV16M16AT
are four-bank Synchronous DRAMs organized as 16Mbit x 4
I/O x 4 Bank, 8Mbit x 8 I/O x 4 Bank, and 4Mbit x 16 I/O x 4
Bank, respectively. These synchronous devices achieve
high-speed data transfer rates of up to 133MHz by employing
a pipeline chip architecture that synchronizes the output data
to a system clock. The chip is fabricated with NTC’s
advanced 256Mbit single transistor CMOS DRAM process
technology.
The device is designed to comply with all JEDEC standards
set for synchronous DRAM products, both electrically and
mechanically. All of the control, address, and data input/out-
put (I/O or DQ) circuits are synchronized with the positive
edge of an externally supplied clock.
RAS, CAS, WE, and CS are pulsed signals which are exam-
ined at the positive edge of each externally applied clock
(CK). Internal chip operating modes are defined by combina-
tions of these signals and a command decoder initiates the
necessary timings for each operation. A fifteen bit address
bus accepts address data in the conventional RAS/CAS mul-
tiplexing style. Thirteen row addresses (A0-A12) and two
bank select addresses (BA0, BA1) are strobed with RAS.
Eleven column addresses (A0-A9, A11) plus bank select
addresses and A10 are strobed with CAS. Column address
A11 is dropped on the x8 device, and column addresses A11
and A9 are dropped on the x16 device.
Prior to any access operation, the CAS latency, burst length,
and burst sequence must be programmed into the device by
address inputs A0-A12, BA0, BA1 during a mode register set
cycle. In addition, it is possible to program a multiple burst
sequence with single write cycle for write through cache
operation.
Operating the four memory banks in an interleave fashion
allows random access operation to occur at a higher rate
than is possible with standard DRAMs. A sequential and gap-
less data rate of up to 133MHz is possible depending on
burst length, CAS latency, and speed grade of the device.
Auto Refresh (CBR) and Self Refresh operation are sup-
ported.
REV 1.0
May, 2001
1
©
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
【米尔边缘AI计算盒FZ5测评】EasyDL实现花朵分类识别网络搭建
本次将尝试使用百度官方的EasyDL平台训练和部署一个花朵识别网络。首先需要创建一个模型: 530423 可以看到官方已经提供了各种各样的网络识别方案,这里我们选择图像分类,进行模型创建, ......
zzx1997 嵌入式系统
飞思卡尔以MPC5200实现高速视频探测的车内应用
这是一项非常重要的任务,它可以避免发生碰撞,或在车辆发生碰撞的瞬间决定车内乘客的位置,保护乘客的生命…… 汽车厂商正越来越多地通过对车内和车外捕捉到的高速视频影像进行处理,来提高汽 ......
frozenviolet 汽车电子
s3c2440芯片中文手册
...
woshishuiaa Linux开发
语音编码问题 源码和问题都写上,希望高手回答
#define SIGN_BIT (0x80) /* Sign bit for a A-law byte. */ #define QUANT_MASK (0xf) /* Quantization field mask. */ #define NSEGS (8) /* Number of A-law segments. */ #define SEG_SHIFT ......
ddssjj131421 DSP 与 ARM 处理器
设计实列+和一点小误差 供新同学参考学习
其实就是过孔与焊盘通孔的区别 这个P-V(过孔)532625 这个P-P(焊盘通孔) 532626 从3D的显示的PCB两者并无什么区别 如下图所示,但是加工板子的时候 放置P-V,PCB板厂就按接 ......
btty038 PCB设计
关于RSL10 SDK中Event Kernel部分的代码分析(下)
  首先,把上篇写的重点再回顾一下: (1) 底层 Event Kernel 是通过消息驱动的,消息的接收者称为 task, 但并非是 RTOS 中的任务概念。可以把一个 task 看作是一组消息处理函数(回调函数)的 ......
cruelfox 物联网大赛方案集锦

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 549  2478  65  2235  980  21  59  19  54  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved