电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NT5DS64M4AT

产品描述256Mb Double Data Rate SDRAM
文件大小2MB,共78页
制造商ETC2
下载文档 全文预览

NT5DS64M4AT概述

256Mb Double Data Rate SDRAM

文档预览

下载PDF文档
NT5DS64M4AT NT5DS64M4AW
NT5DS32M8AT NT5DS32M8AW
256Mb Double Data Rate SDRAM
Features
CAS Latency and Frequency
Maximum Operating Frequency (MHz)*
CAS Latency
DDR266A
DDR266B
DDR200
(-7K)
(-75B)
(-8B)
2
133
100
100
2.5
143
133
125
* Values are nominal (exact tCK should be used).
• Double data rate architecture: two data transfers per
clock cycle
• Bidirectional data strobe (DQS) is transmitted and
received with data, to be used in capturing data at the
receiver
• DQS is edge-aligned with data for reads and is center-
aligned with data for writes
• Differential clock inputs (CK and CK)
Four internal banks for concurrent operation
Data mask (DM) for write data
DLL aligns DQ and DQS transitions with CK transitions
Commands entered on each positive CK edge; data and
data mask referenced to both edges of DQS
Burst lengths: 2, 4, or 8
CAS Latency: 2, 2.5
Auto Precharge option for each burst access
Auto Refresh and Self Refresh Modes
7.8µs Maximum Average Periodic Refresh Interval
2.5V (SSTL_2 compatible) I/O
V
DDQ
= 2.5V
±
0.2V
V
DD
= 2.5V
±
0.2V
-7K parts support PC2100 modules.
-75B parts support PC2100 modules
-8B parts support PC1600 modules
Description
The 256Mb DDR SDRAM is a high-speed CMOS, dynamic
random-access memory containing 268,435,456 bits. It is
internally configured as a quad-bank DRAM.
The 256Mb DDR SDRAM uses a double-data-rate architec-
ture to achieve high-speed operation. The double data rate
architecture is essentially a
2n
prefetch architecture with an
interface designed to transfer two data words per clock cycle
at the I/O pins. A single read or write access for the 256Mb
DDR SDRAM effectively consists of a single
2n-bit
wide, one
clock cycle data transfer at the internal DRAM core and two
corresponding n-bit wide, one-half-clock-cycle data transfers
at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally,
along with data, for use in data capture at the receiver. DQS
is a strobe transmitted by the DDR SDRAM during Reads
and by the memory controller during Writes. DQS is edge-
aligned with data for Reads and center-aligned with data for
Writes.
The 256Mb DDR SDRAM operates from a differential clock
(CK and CK; the crossing of CK going high and CK going
LOW is referred to as the positive edge of CK). Commands
(address and control signals) are registered at every positive
edge of CK. Input data is registered on both edges of DQS,
and output data is referenced to both edges of DQS, as well
as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst ori-
ented; accesses start at a selected location and continue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an Active
command, which is then followed by a Read or Write com-
mand. The address bits registered coincident with the Active
command are used to select the bank and row to be
accessed. The address bits registered coincident with the
Read or Write command are used to select the bank and the
starting column location for the burst access.
The DDR SDRAM provides for programmable Read or Write
burst lengths of 2, 4 or 8 locations. An Auto Precharge func-
tion may be enabled to provide a self-timed row precharge
that is initiated at the end of the burst access.
As with standard SDRAMs, the pipelined, multibank architec-
ture of DDR SDRAMs allows for concurrent operation,
thereby providing high effective bandwidth by hiding row pre-
charge and activation time.
An auto refresh mode is provided along with a power-saving
power-down mode. All inputs are compatible with the JEDEC
Standard for SSTL_2. All outputs are SSTL_2, Class II com-
patible.
The functionality described and the timing specifications
included in this data sheet are for the DLL Enabled mode
of operation.
REV 1.1
12/2001
1
©
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
关于Cyclone III和IV的未用到时钟专用管脚
Cyclone III的没用到的专用时钟管脚大家是如何接的呢?上次看到一个坛友问这个问题,我告诉他直接悬空或者接地都行,悬空的做法我是用过的。但是我又仔细翻了下Pin Connection Guidelines发现Cy ......
wstt FPGA/CPLD
E金币支持小额人民币补差价了
325277 部分网友用E金币兑换京东、当当、亚马逊自营商品的时候会遇到距离xx商品定价“还差一点儿”E金币的情况,如xx商品价格是88元,可是手中只有80E金币,现在着急兑换,还差8个E金币怎么 ......
eric_wang 为我们提建议&公告
EVC4中自己写的位图按钮类,出现闪烁的问题,请高手帮忙
我的类的实现程序如下: mybutton::mybutton() { m_bitmap.DeleteObject(); temp.DeleteDC(); } mybutton::~mybutton() { } BEGIN_MESSAGE_MAP(mybutton, CButton) //{{A ......
esvive 嵌入式系统
熬夜整理,这里是国赛清单上的四旋翼飞行器资料
清单已出,在此可见:https://bbs.eeworld.com.cn/thread-1084541-1-1.html 欢迎大家来猜题:https://bbs.eeworld.com.cn/thread-1084544-1-1.html 本来想一篇把国赛清单上元件资料直 ......
okhxyyo 电子竞赛
高级ASIC芯片综合.pdf
高级ASIC芯片综合.pdf ...
zxopenljx FPGA/CPLD
[原创文章] 【R7F0C809】 12-BIT INTERVAL TIMERA让LED闪起来
【R7F0C809】 12-BIT INTERVAL TIMERA让LED闪起来 212508 注意开启15K内部时钟。 一、初始化间隔定时器 OSMC=0x10; //注意要开启15K时钟 ITMK = 1; ......
蓝雨夜 瑞萨MCU/MPU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1040  1916  496  1392  2337  31  55  41  39  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved