电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V2576YS150BQ

产品描述128K X 36, 256K X 18 3.3V Synchronous SRAMs 2.5V I/O, Pipelined Outputs, Burst Counter, Single Cycle Deselect
文件大小285KB,共22页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT71V2576YS150BQ概述

128K X 36, 256K X 18 3.3V Synchronous SRAMs 2.5V I/O, Pipelined Outputs, Burst Counter, Single Cycle Deselect

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
2.5V I/O, Pipelined Outputs,
Burst Counter, Single Cycle Deselect
x
x
IDT71V2576S
IDT71V2578S
IDT71V2576SA
IDT71V2578SA
Features
128K x 36, 256K x 18 memory configurations
Supports high system speed:
Commercial and Industrial:
– 150MHz 3.8ns clock access time
– 133MHz 4.2ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
2.5V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array (fBGA)
Description
The IDT71V2576/78 are high-speed SRAMs organized as 128K x
36/256K x 18. The IDT71V2576/78 SRAMs contain write, data, address
and control registers. Internal logic allows the SRAM to generate a self-
timed write based upon a decision which can be left until the end of the write
cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V2576/78 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V2576/78 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
4876 tbl 01
x
x
x
x
x
x
x
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V2578.
JUNE 2003
1
DSC-4876/09
©2003 Integrated Device Technology, Inc.
【MSP430共享】基于MSP430的内置T6963C液晶显示模块控制技术
摘 要:介绍了内置 T6963C的液晶显示模块与 MSP430单片机的硬件设计和软件设计技术,详细阐述了其文本、图形及文本属性显示方式的软件设计思想,给出了显示程序实例,对模块实现了 ......
hangsky 微控制器 MCU
求助
各位大哥我画的原理图是用层次图的画法,可是不可以生成网络表有哪位大个可以告诉我.先谢谢了哦....
20060901 FPGA/CPLD
PTH和NPTH有何区别
PTH是沉铜孔(Plating Through Hole),孔壁有铜,一般是过电孔(VIA)及元件孔。 NPTH是非沉铜孔(Non Plating Through Hole),孔壁无铜,一般是定位孔及锣丝孔。可用干膜封孔或在电镀前 ......
咖啡不加糖 PCB设计
日本固特goot RX760焊台 高清美图拆解欣赏
本帖最后由 ylyfxzsx 于 2016-9-25 15:59 编辑 我喜欢到电子市集,收集一些国外的电子产品,在一个小角落里收到这一款goot焊台。 今天敲Code累了,活动下,于是把这个焊台拆开把玩了 ......
ylyfxzsx 创意市集
如何恢复wince 默认的HIVE注册表
有一个Sate210 客户问我 GM, 我们将注册表改为RAM-BASED后,能启动,但打开我的设备,nandflash文件夹没有了,我就改了工程里的那个HIVE和RAM的选项,并将环境变量里的IMGHIVEREG改为了 ......
Wince.Android 嵌入式系统
扫地机器人内部有多复杂?TI E2E 五步为你解密!答题赢好礼喽……
活动详情:扫地机器人内部有多复杂?TI E2E 五步为你解密!答题赢好礼喽…… 活动时间:即日起-2019年6月30日 活动流程: (1)点击>>“我要参与”按钮,填写并提交表单; (2)>>【进 ......
EEWORLD社区 TI技术论坛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 806  1977  2293  2536  2407  58  53  9  46  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved