电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V2576S150PFI

产品描述128K X 36, 256K X 18 3.3V Synchronous SRAMs 2.5V I/O, Pipelined Outputs, Burst Counter, Single Cycle Deselect
文件大小285KB,共22页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT71V2576S150PFI概述

128K X 36, 256K X 18 3.3V Synchronous SRAMs 2.5V I/O, Pipelined Outputs, Burst Counter, Single Cycle Deselect

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
2.5V I/O, Pipelined Outputs,
Burst Counter, Single Cycle Deselect
x
x
IDT71V2576S
IDT71V2578S
IDT71V2576SA
IDT71V2578SA
Features
128K x 36, 256K x 18 memory configurations
Supports high system speed:
Commercial and Industrial:
– 150MHz 3.8ns clock access time
– 133MHz 4.2ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
2.5V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array (fBGA)
Description
The IDT71V2576/78 are high-speed SRAMs organized as 128K x
36/256K x 18. The IDT71V2576/78 SRAMs contain write, data, address
and control registers. Internal logic allows the SRAM to generate a self-
timed write based upon a decision which can be left until the end of the write
cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V2576/78 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V2576/78 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
4876 tbl 01
x
x
x
x
x
x
x
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V2578.
JUNE 2003
1
DSC-4876/09
©2003 Integrated Device Technology, Inc.
STC的手册真的是看的一头雾水
我用的是8G1K08 这里不是说EEPROM的空间为4K,地址是0000H~0FFF吗,为什么下面又说物理地址是0234H, 而表里又说IAP方式地址是0000H~0FFFH,我用IAP方式读写0000却始终是错的,读写0234吧 ......
sky999 国产芯片交流
强烈建议STM8S开放外部数据总线
刚刚把用STM8S给客户做的项目调试完毕,效果完美,客户非常满意,对STM8S的了解也更多了些,已经体验到这个小家伙儿确实是个挺完美的8位机,决定彻底放弃51了,以后适合用51做的项目都改成 ......
gutouabc123 stm32/stm8
低成本的高精度体温测量方案?快来“TI新一代低功耗蓝牙控制器”专场直播了解一下
TI新一代低功耗蓝牙控制器CC2640R2L,针对楼宇安全,智能温控,资产跟踪,医疗设备以及需要低功耗性能的工业应用进行了优化设计, 可助您降低应用成本。它支持蓝牙5.1低功耗和自定义2.4GHz ......
nmg 无线连接
【GD32E231评测】一、开箱体验以及开发环境搭建
本帖最后由 传媒学子 于 2019-3-18 18:46 编辑 一、开箱体验以及开发环境搭建1.开箱体验 这款开发板为GD32E321C-start, 看板子上的是按应该是今年1月份刚出的板子,因此,官网上没有多少资 ......
传媒学子 GD32 MCU
R7F0C80212电路板利用code generator生成AD+UART应用。
看了论坛里关于串口乱码的讨论,归根到底是关于数据传输位LSB 与MSB的区别,自己也使用程序验证了一下,感觉这主要跟串口软件设置有关系。废话不说了,主要说一说如何使用cod generator(以下简 ......
flyword 瑞萨MCU/MPU
进化传说 之 上古蜥蜴 第一帖:履带底盘的结构部分
写在前面:看着网上那些履带底盘,怎么看怎么不舒服,还是决定自己做。这样就带来一个很大的问题,就是很多结构件都要用3D打印。我自己有3D打印机,下面不但会给出设计,还会给出实物照片。但是 ......
风过琴弦 DIY/开源硬件专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 215  1515  182  2322  1968  18  41  20  16  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved