电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8160Z18T-225

产品描述18Mb Pipelined and Flow Through Synchronous NBT SRAM
文件大小436KB,共23页
制造商ETC
下载文档 全文预览

GS8160Z18T-225概述

18Mb Pipelined and Flow Through Synchronous NBT SRAM

文档预览

下载PDF文档
Preliminary
GS8160Z18/36BT-250/200/150
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization; Fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• User-configurable Pipeline and Flow Through mode
• LBO pin for Linear or Interleave Burst mode
• Pin compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 100-lead TQFP package
• Pb-Free 100-lead TQFP package available
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8160Z18/36BT may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, meaning that in addition to the
rising edge triggered registers that capture input signals, the
device incorporates a rising-edge-triggered output register. For
read cycles, pipelined SRAM output data is temporarily stored
by the edge triggered output register during the access cycle
and then released to the output drivers at the next rising edge of
clock.
The GS8160Z18/36BT is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 100-pin TQFP package.
Functional Description
The GS8160Z18/36BT is an 18Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
-250
Pipeline
3-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
2.5
4.0
280
330
5.5
5.5
210
240
-200
3.0
5.0
230
270
6.5
6.5
185
205
-150
3.8
6.7
185
210
7.5
7.5
170
190
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.00 8/2004
1/23
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
verilog入门书籍分享
发个pdf书籍,或许对某些人用的上,我看了多半本,呵呵,觉得还不错!共享一下。 描述着太麻烦,大家可以下载图片看一下,觉得有用就下。...
secretgarden FPGA/CPLD
LM3S8962 评估套件申请
:)...
dxhuo 微控制器 MCU
FPGA基础知识及其工作原理
FPGA基础知识及其工作原理 无论你使用图形化设计程序,ANSIC语言还是VHDL语言,如此复杂的合成工艺会不禁让人去想FPGA真实的运作情况。在这个芯片中的程序在这些可设置硅片间到底是如何工作 ......
雷北城 FPGA/CPLD
求助EVC中删除文件中内容方法。
在EVC下利用_wfopen()打开文件,怎样操作删除文件中某一部分内容? 我利用fseek找到要删除内容的位置,然后将被删除内容后面的数据向前移动,将删除部分内容覆盖。怎样调整文件的长度,使文 ......
aqiraby 嵌入式系统
BlueNRG-1参加挑战赛功能完成(待机电流终于到10uA以下了)
本帖最后由 gs001588 于 2018-2-2 03:36 编辑 BlueNRG-1参加挑战赛功能完成(待机电流终于到10uA以下了)一起兴起,搞到凌晨4点,差点被媳妇收拾。终于搞定加速度传感器低功耗,如释重负! ......
gs001588 意法半导体-低功耗射频
我需要TMS320F2012开发板
我是新手进入dps,想研究TMS320F2812,不知道高手们能否推荐一款开发板,或者有什么好的建议,谢谢大家了...
amanaman DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 378  1180  1468  2312  1136  8  24  30  47  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved