16-bit A/D converter designed for digitizing high frequency,
wide dynamic range signals. It is perfect for demanding
applications with AC performance that includes 84.1dB
SNR and 99dB spurious free dynamic range (SFDR).
DC specs include ±1LSB INL (typ), ±0.2LSB DNL (typ)
and no missing codes over temperature. The transition
noise is 1.44LSB
RMS
.
The digital outputs can be either full rate CMOS, Double
Data Rate CMOS, or Double Data Rate LVDS. A separate
output power supply allows the CMOS output swing to
range from 1.2V to 1.8V.
The ENC
+
and ENC
–
inputs may be driven differentially
or single-ended with a sine wave, PECL, LVDS, TTL, or
CMOS inputs. An optional clock duty cycle stabilizer al-
lows high performance at full speed for a wide range of
clock duty cycles.
L,
LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear
Technology Corporation. All other trademarks are the property of their respective owners.
n
Two-Channel Simultaneously Sampling ADC
84.1dB SNR (46μV
RMS
Input Referred Noise)
99dB SFDR
±2.3LSB INL(Max)
Low Power: 160mW Total, 80mW per Channel
Single 1.8V Supply
CMOS, DDR CMOS, or DDR LVDS Outputs
Selectable Input Ranges: 1V
P-P
to 2.1V
P-P
200MHz Full Power Bandwidth S/H
Shutdown and Nap Modes
Serial SPI Port for Configuration
Pin Compatible with
LTC2180: 16-Bit, 25Msps, 78mW
LTC2140-14: 14-Bit, 25Msps, 50mW
64-Lead (9mm
×
9mm) QFN Package
APPLICATIONS
n
n
n
n
Low Power Instrumentation
Software Defined Radios
Portable Medical Imaging
Multi-Channel Data Acquisition
TYPICAL APPLICATION
1.8V
V
DD
1.8V
OV
DD
2.0
1.5
CH 1
ANALOG
INPUT
S/H
16-BIT
ADC CORE
D1_15
INL ERROR (LSB)
CMOS,
DDR CMOS
OR DDR LVDS
OUTPUTS
1.0
0.5
0.0
–0.5
–1.0
–1.5
–2.0
20MHz
CLOCK
CLOCK
CONTROL
2270 TA01
Integral Non-Linearity (INL)
D1_0
D2_15
CH 2
ANALOG
INPUT
S/H
16-BIT
ADC CORE
OUTPUT
DRIVERS
D2_0
0
16384
32768
49152
OUTPUT CODE
65536
2270 TA02
GND
OGND
2270f
1
LTC2270
ABSOLUTE MAXIMUM RATINGS
(Notes 1, 2)
Supply Voltages (V
DD
, OV
DD
) ....................... –0.3V to 2V
Analog Input Voltage (A
IN+
, A
IN –
,
PAR/SER, SENSE) (Note 3) .......... –0.3V to (V
DD
+ 0.2V)
Digital Input Voltage (ENC
+
, ENC
–
,
CS,
SDI, SCK) (Note 4) .................................... –0.3V to 3.9V
SDO (Note 4)............................................. –0.3V to 3.9V
Digital Output Voltage ................ –0.3V to (OV
DD
+ 0.3V)
Operating Temperature Range
LTC2270C ................................................ 0°C to 70°C
LTC2270I .............................................–40°C to 85°C
Storage Temperature Range .................. –65°C to 150°C
PIN CONFIGURATIONS
FULL-RATE CMOS OUTPUT MODE
TOP VIEW
64 V
DD
63 SENSE
62 V
REF
61 SDO
60 OF1
59 OF2
58 D1_15
57 D1_14
56 D1_13
55 D1_12
54 D1_11
53 D1_10
52 D1_9
51 D1_8
50 D1_7
49 D1_6
DOUBLE DATA RATE CMOS OUTPUT MODE
TOP VIEW
64 V
DD
63 SENSE
62 V
REF
61 SDO
60 OF2_1
59 DNC
58 D1_14_15
57 DNC
56 D1_12_13
55 DNC
54 D1_10_11
53 DNC
52 D1_8_9
51 DNC
50 D1_6_7
49 DNC
48 D1_5
47 D1_4
46 D1_3
45 D1_2
44 D1_1
43 D1_0
42 OV
DD
41 OGND
40 CLKOUT
+
39 CLKOUT
–
38 D2_15
37 D2_14
36 D2_13
35 D2_12
34 D2_11
33 D2_10
V
DD
1
V
CM1
2
GND 3
A
IN1+
4
A
IN1–
5
GND 6
REFH 7
REFL 8
REFH 9
REFL 10
PAR/SER 11
A
IN2+
12
A
IN2–
13
GND 14
V
CM2
15
V
DD
16
65
GND
48 D1_4_5
47 DNC
46 D1_2_3
45 DNC
44 D1_0_1
43 DNC
42 OV
DD
41 OGND
40 CLKOUT
+
39 CLKOUT
–
38 D2_14_15
37 DNC
36 D2_12_13
35 DNC
34 D2_10_11
33 DNC
UP PACKAGE
64-LEAD (9mm 9mm) PLASTIC QFN
T
JMAX
= 150°C,
θ
JA
= 20°C/W
EXPOSED PAD (PIN 65) IS GND, MUST BE SOLDERED TO PCB
V
DD
17
ENC
+
18
ENC
–
19
CS
20
SCK 21
SDI 22
DNC 23
D2_0_1 24
DNC 25
D2_2_3 26
DNC 27
D2_4_5 28
DNC 29
D2_6_7 30
DNC 31
D2_8_9 32
V
DD
1
V
CM1
2
GND 3
A
IN1+
4
A
IN1–
5
GND 6
REFH 7
REFL 8
REFH 9
REFL 10
PAR/SER 11
A
IN2+
12
A
IN2–
13
GND 14
V
CM2
15
V
DD
16
65
GND
UP PACKAGE
64-LEAD (9mm 9mm) PLASTIC QFN
T
JMAX
= 150°C,
θ
JA
= 20°C/W
EXPOSED PAD (PIN 65) IS GND, MUST BE SOLDERED TO PCB
V
DD
17
ENC
+
18
ENC
–
19
CS
20
SCK 21
SDI 22
D2_0 23
D2_1 24
D2_2 25
D2_3 26
D2_4 27
D2_5 28
D2_6 29
D2_7 30
D2_8 31
D2_9 32
2270f
2
LTC2270
PIN CONFIGURATIONS
DOUBLE DATA RATE LVDS OUTPUT MODE
TOP VIEW
64 V
DD
63 SENSE
62 V
REF
61 SDO
60 OF2_1
+
59 OF2_1
–
58 D1_14_15
+
57 D1_14_15
–
56 D1_12_13
+
55 D1_12_13
–
54 D1_10_11
+
53 D1_10_11
–
52 D1_8_9
+
51 D1_8_9
–
50 D1_6_7
+
49 D1_6_7
–
V
DD
1
V
CM1
2
GND 3
A
IN1+
4
A
IN1–
5
GND 6
REFH 7
REFL 8
REFH 9
REFL 10
PAR/SER 11
A
IN2+
12
A
IN2–
13
GND 14
V
CM2
15
V
DD
16
65
GND
48 D1_4_5
+
47 D1_4_5
–
46 D1_2_3
+
45 D1_2_3
–
44 D1_0_1
+
43 D1_0_1
–
42 OV
DD
41 OGND
40 CLKOUT
+
39 CLKOUT
–
38 D2_14_15
+
37 D2_14_15
–
36 D2_12_13
+
35 D2_12_13
–
34 D2_10_11
+
33 D2_10_11
–
UP PACKAGE
64-LEAD (9mm 9mm) PLASTIC QFN
T
JMAX
= 150°C,
θ
JA
= 20°C/W
EXPOSED PAD (PIN 65) IS GND, MUST BE SOLDERED TO PCB
ORDER INFORMATION
LEAD FREE FINISH
LTC2270CUP#PBF
LTC2270IUP#PBF
TAPE AND REEL
LTC2270CUP#TRPBF
LTC2270IUP#TRPBF
PART MARKING*
LTC2270UP
LTC2270UP
PACKAGE DESCRIPTION
64-Lead (9mm
×
9mm) Plastic QFN
64-Lead (9mm
×
9mm) Plastic QFN
TEMPERATURE RANGE
0°C to 70°C
–40°C to 85°C
Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
Consult LTC Marketing for information on non-standard lead based finish parts.
For more information on lead free part marking, go to:
http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to:
http://www.linear.com/tapeandreel/
V
DD
17
ENC
+
18
ENC
–
19
CS
20
SCK 21
SDI 22
D2_0_1
–
23
D2_0_1
+
24
D2_2_3
–
25
D2_2_3
+
26
D2_4_5
–
27
D2_4_5
+
28
D2_6_7
–
29
D2_6_7
+
30
D2_8_9
–
31
D2_8_9
+
32
2270f
3
LTC2270
CONVERTER CHARACTERISTICS
The
l
denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at T
A
= 25°C. (Note 5)
PARAMETER
Resolution (No Missing Codes)
Integral Linearity Error
Differential Linearity Error
Offset Error
Gain Error
Offset Drift
Full-Scale Drift
Gain Matching
Offset Matching
Transition Noise
Internal Reference
External Reference
l
l
CONDITIONS
l
MIN
16
–2.3
–0.8
–7
–1.6
l
l
l
l
TYP
±1
±0.2
±1.3
±1.2
–0.3
±10
±30
±10
MAX
2.3
0.8
7
1
UNITS
Bits
LSB
LSB
mV
%FS
%FS
μV/°C
ppm/°C
ppm/°C
Differential Analog Input (Note 6)
Differential Analog Input
(Note 7)
Internal Reference
External Reference
–0.2
–10
±0.06
±1.5
1.44
0.2
10
%FS
mV
LSB
RMS
ANALOG INPUT
SYMBOL PARAMETER
V
IN
V
IN(CM)
V
SENSE
I
INCM
I
IN1
I
IN2
I
IN3
t
AP
t
JITTER
CMRR
BW-3B
The
l
denotes the specifications which apply over the full operating temperature range, otherwise
specifications are at T
A
= 25°C. (Note 5)
CONDITIONS
1.7V < V
DD
< 1.9V
Differential Analog Input (Note 8)
Per Pin, 20Msps
0 < A
IN+
, A
IN–
< V
DD
0 < PAR/SER < V
DD
0.625 < SENSE < 1.3V
Single-Ended Encode
Differential Encode
Figure 5 Test Circuit
l
l
l
l
l
l
MIN
0.65
0.625
–1
–1
–2
TYP
1 to 2.1
V
CM
1.250
32
MAX
V
CM
+ 200mV
1.300
1
1
2
UNITS
V
P-P
V
V
μA
μA
μA
μA
ns
fs
RMS
fs
RMS
dB
MHz
Analog Input Range (A
IN+
– A
IN–
)
Analog Input Common Mode (A
IN+
+ A
IN–
)/2
Analog Input Common Mode Current
Analog Input Leakage Current (No Encode)
PAR/SER Input Leakage Current
SENSE Input Leakage Current
Sample-and-Hold Acquisition Delay Time
Sample-and-Hold Acquisition Delay Jitter
Analog Input Common Mode Rejection Ratio
Full-Power Bandwidth
External Voltage Reference Applied to SENSE External Reference Mode
0
85
100
80
200
2270f
4
LTC2270
The
l
denotes the specifications which apply over the full operating temperature range,
otherwise specifications are at T
A
= 25°C. A
IN
= –1dBFS. (Note 5)
SYMBOL
SNR
PARAMETER
Signal-to-Noise Ratio
CONDITIONS
1.4MHz Input
5MHz Input
30MHz Input
70MHz Input
1.4MHz Input
5MHz Input
30MHz Input
70MHz Input
1.4MHz Input
5MHz Input
30MHz Input
70MHz Input
1.4MHz Input
5MHz Input
30MHz Input
70MHz Input
1.4MHz Input
5MHz Input
30MHz Input
70MHz Input
10MHz Input
l
DYNAMIC ACCURACY
MIN
82.3
TYP
84.1
84.1
83.8
82.7
99
98
98
90
99
98
98
96
110
110
105
100
83.9
83.9
83.7
82.0
–110
MAX
UNITS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBc
SFDR
Spurious Free Dynamic Range, 2nd Harmonic
l
90
Spurious Free Dynamic Range, 3rd Harmonic
l
92
Spurious Free Dynamic Range, 4th Harmonic or Higher
l
95
S/(N+D)
Signal-to-Noise Plus Distortion Ratio
l
81.9
Crosstalk
INTERNAL REFERENCE CHARACTERISTICS
PARAMETER
V
CM
Output Voltage
V
CM
Output Temperature Drift
V
CM
Output Resistance
V
REF
Output Voltage
V
REF
Output Temperature Drift
V
REF
Output Resistance
V
REF
Line Regulation
–400μA < I
OUT
< 1mA
1.7V < V
DD
< 1.9V
–600μA < I
OUT
< 1mA
I
OUT
= 0
l
The
l
denotes the specifications which apply over the
full operating temperature range, otherwise specifications are at T
出版业曾经流传着一个笑话:如果您的出版品面临困境之际,就重新改版设计吧!然而,这句话在目前一点也起不了作用了;当今的出版事业如果未能发展网路服务,那就免不了完全倒闭一途。零售业也有这样必然的结果吗?
Best Buy重新布局旗下60家零售商店了。这家电子零售商重新配置其庞大的电子商场,使其看起来更像是一家…...苹果零售店(Apple Stores)。在此之前,Best B...[详细]