电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TSC21020E-20SB

产品描述Mixed Signal Processor
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小481KB,共37页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
下载文档 详细参数 全文预览

TSC21020E-20SB概述

Mixed Signal Processor

TSC21020E-20SB规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Microchip(微芯科技)
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
位大小32
格式FLOATING POINT
JESD-30 代码S-XQFP-F256
JESD-609代码e0
端子数量256
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC
封装代码QFF
封装等效代码QFL256,2.1SQ,20
封装形状SQUARE
封装形式FLATPACK
峰值回流温度(摄氏度)NOT SPECIFIED
电源5 V
认证状态Not Qualified
RAM(字数)0
最大压摆率480 mA
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层Tin/Lead (Sn/Pb)
端子形式FLAT
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
uPs/uCs/外围集成电路类型DIGITAL SIGNAL PROCESSOR, MIXED

文档预览

下载PDF文档
TSC21020E
Radiation Tolerant 32/40–Bit IEEE Floating–Point
DSP Microprocessor
Introduction
TEMIC Semiconductors is manufacturing a radiation
tolerant version of the Analog Devices ADSP–21020
32/40–Bit Floating–Point DSP.
The product is pin and code compatible with ADI
product, making system development straight forward
and cost effective, using existing development tools and
algorithms.
Features
D
Superscalar IEEE Floating-Point-Processor
D
Off-Chip Harvard Architecture Maximizes Signal Processing
Performance
D
40 ns, 25 MIPS Instruction Rate, Single-Cycle Execution
D
75 MFLOPS Peak, 50 MFLOPS Sustained Performance
D
1024-Point Complex FFT Benchmark : 0.78 ms
D
Divide (y/x) : 240 ns
D
Inverse Square Root (1/√x) : 360 ns
D
32-Bit Single-Precision and 40-Bit Extended-Precision
IEEE Floating-Point Data Formats
D
32-Bit Fixed-Point Formats, Integer and Fractional, with
80-Bit Accumulators
D
IEEE Exception Handling with Interrupt on Exception
D
Three Independent Computation Units : Multiplier, ALU,
and Barrel Shifter
D
Dual Data Address Generators with Indirect, Immediate,
Modulo, and Bit Reverse Addressing Modes
D
Two Off-Chip Memory Transfers in Parallel with Instruction
Fetch and Single-Cycle Multiply & ALU Operations
D
Multiply with Add & Subtract for FFT Butterfly
Computation
D
Efficient Program Sequencing with Zero-Overhead
Looping : Single-Cycle Loop Setup
D
Single-Cycle Register File Context Switch
D
15 (or 25) ns External RAM Access Time for
Zero-Wait-State, 40 ns Instruction Execution
D
IEEE JTAG Standard 1149.1 Test Access Port and On-Chip
Emulation Circuitry
D
223 CPGA package for breadboarding
D
256 Multi layer quad flat pack, flat leads, for flight models
D
Full compatible with Analog Devices ADSP-21020
D
Latch up better than 55 MeV
D
Total dose better than 50 Krad (Si)
D
SEU immunity better than 30 MeV/mg/cm
2
– Design using patent from INPG–CNRS Denis BESSOT / Raoul VELAZCO
– Product licensed from Analog Devices Inc.
MHS
Rev. D (05 Mai 98)
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1604  66  1461  2259  927  33  2  30  46  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved