电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PE3000L-1FG324YI

产品描述Field Programmable Gate Array, 250MHz, 75264-Cell, CMOS, PBGA324
产品类别可编程逻辑器件    可编程逻辑   
文件大小11MB,共242页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
下载文档 详细参数 全文预览

A3PE3000L-1FG324YI概述

Field Programmable Gate Array, 250MHz, 75264-Cell, CMOS, PBGA324

A3PE3000L-1FG324YI规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Microchip(微芯科技)
Reach Compliance Codecompliant

文档预览

下载PDF文档
Revision 13
ProASIC3L Low Power Flash FPGAs
with Flash*Freeze Technology
Features and Benefits
Low Power
• Dramatic Reduction in Dynamic and Static Power Savings
• 1.2 V to 1.5 V Core and I/O Voltage Support for Low Power
• Low Power Consumption in Flash*Freeze Mode Allows for
Instantaneous Entry to / Exit from Low-Power Flash*Freeze
Mode
• Supports Single-Voltage System Operation
• Low-Impedance Switches
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V / 1.2 V, 3.3 V PCI / 3.3 V PCI-X, and
LVCMOS 2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS
• Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II (A3PE3000L only)
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Wide Range Power Supply Voltage Support per JESD8-12,
Allowing I/Os to Operate from 1.14 V to 1.575 V
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold-Sparing I/Os Programmable Output
Slew Rate and Drive Strength
• Programmable Input Delay (A3PE3000L only)
• Schmitt Trigger Option on Single-Ended Inputs (A3PE3000L)
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC
®
3L Family
(except PQ208)
High Capacity
• 250,000 to 3,000,000 System Gates
• Up to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz (1.5 V systems) and 250 MHz (1.2 V systems) System
Performance
• 3.3 V, 66 MHz, 66-Bit PCI (1.5 V systems) and 66 MHz, 32-Bit
PCI (1.2 V systems)
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, One with Integrated PLL (ProASIC3L) and All
with Integrated PLL (ProASIC3EL)
• Configurable Phase Shift, Multiply/Divide, Delay Capabilities,
and External Feedback
• Wide Input Frequency Range 1.5 MHz to 250 MHz (1.2 V
systems) and 350 MHz (1.5 V systems))
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous
Operation:
– 250 MHz: For 1.2 V systems
– 350 MHz: For 1.5 V systems
• ARM Cortex™-M1 Soft Processor Available with or without
Debug
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
• High-Performance, Low-Skew Global Network
• Architecture Supports Ultra-High Utilization
Advanced and Pro (Professional) I/Os
• 700 Mbps DDR, LVDS-Capable I/Os
• 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 8 Banks per Chip
ARM
®
Processor Support in ProASIC3L FPGAs
Table 1 • ProASIC3 Low-Power Product Family
ProASIC3L Devices
A3P250L
A3P600L
M1A3P600L
A3P1000L
M1A3P1000L
A3PE3000L
M1A3PE3000L
ARM Cortex-M1
Devices
1
System Gates
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
2
Integrated PLL in CCCs
3
VersaNet Globals
I/O Banks
Maximum User I/Os
Package Pins
VQFP
PQFP
FBGA
250,000
6,144
36
8
1
Yes
1
18
4
157
VQ100
PQ208
FG144, FG256
600,000
13,824
108
24
1
Yes
1
18
4
235
PQ208
FG144, FG256, FG484
1,000,000
24,576
144
32
1
Yes
1
18
4
300
PQ208
FG144, FG256, FG484
3,000,000
75,264
504
112
1
Yes
6
18
8
620
PQ208
3
FG324, FG484, FG896
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. AES is not available for ARM Cortex-M1 ProASIC3L devices.
3. For the A3PE3000L, the PQ208 package has six CCCs and two PLLs.
January 2013
© 2013 Microsemi Corporation
I
无线网卡静态发热严重的解决办法
现象:某无线网卡 上电后,不做任何操作,四颗PA就发出很大的热量,PA的表面温度很高,很烫手。 第一判断就是PA并不是处于真正的“静态”,它们正在偷偷地工作!那么,如何验证呢?拿来PA ......
fish001 无线连接
msp430普通io口设置
我把某一引脚定义为输出,如果有信号输入,那我查看该脚的输入寄存器是不是就是这个输入信号呢? 因为用普通io口实现iic的通讯,要用到响应这一条,如果哪位大神有iic的示例代码万分感谢!!...
josn_zhang 微控制器 MCU
广州诚聘DSP软件工程师(工作3年可技术入股)
职位名称: DSP软件工程师 工作地点:广州市荔湾区 薪酬面议 工作职责: 1、基于数控系统的DSP模块开发设计; 2、基于TI OMAP-L138芯片的DSP软件开发设计; 3、基于运动控制的算法开发 ......
davidshenlie 求职招聘
急问cmd
请问在DSP开发中,要设计CMD命令文件,听说只要根据不同类型的芯片将各个段的地址修改下就可以了,请问修改的根据是什么呀?具体大小是如何安排的呢?乞求大侠指点一二,欢迎联系QQ:468127218, ......
yuanjunkun 嵌入式系统
问个低级问题,大神莫见笑。
ds1302做为外部时钟,用数码管显示,数码管的段选采用一个74ls164将串行数据,并行输出。请问这个串行的数据是不是采用单片机的任意两个管脚都行。例如,p2.3 p2.4。一个做164的时钟,一个做164 ......
joeq168 51单片机
关于msp430的24位的读取的实现问题
关于msp430的sd24,我上网查了一下,有人说有24位精度,有人说实际就18位精度,有没有做过24精度的? 如果能做到24位精度,是不是就是在代码上SD24xOSR = 256,然后第一次取高16位,第二次低16 ......
hyf610009776 微控制器 MCU

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 206  2644  1553  901  549  5  54  32  19  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved