电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

ISM74

产品描述3.2 mm x 5.0 mm Ceramic Low Noise SMD Oscillator, LVCMOS / LVPECL / LVDS
文件大小50KB,共3页
制造商ILSI
官网地址http://www.ilsiamerica.com
下载文档 全文预览

ISM74概述

3.2 mm x 5.0 mm Ceramic Low Noise SMD Oscillator, LVCMOS / LVPECL / LVDS

文档预览

下载PDF文档
3.2 mm x 5.0 mm Ceramic Low Noise SMD Oscillator,
LVCMOS / LVPECL / LVDS
Product Features
Small Surface Mount Package
Low RMS Phase Jitter
Frequencies to 1500 MHz
Pb Free/ RoHS Compliant
Leadfree Processing
ISM74 – Series
Applications
xDSL
Broadcast video
Wireless Base Stations
Sonet /SDH
WiMAX/WLAN
Server and Storage
Ethernet/LAN/WAN
Optical modules
Clock and data recovery
FPGA/ASIC
Backplanes
GPON
Frequency
LVCMOS
LVPECL
LVDS
Output Level
LVCMOS
LVPECL
LVDS
Duty Cycle
LVCMOS
LVPECL
LVDS
Rise / Fall Time
LVCMOS
LVPECL
LVDS
Output Load
LVCMOS
LVPECL
LVDS
Frequency Stability
Supply Voltage
Current
Phase Jitter (RMS)
At 12kHz to 20 MHz
Operating Temp.
Range
Storage
10 MHz to 225 MHz
10 MHz to 1500 MHz
10 MHz to 1500 MHz
VOH=90% VDD min., VOL=10 % VDD max.
VOH=VDD-1.03V max. (Nom. Load), VOL=VDD-1.6V max. (Nom. Load)
VOD=(Diff. Output) 350mV Typ.
50% ±5% @ 50%VDD
50% ±5% @ 50%*
50% ±5% @ 50%*
3.0 ns max. (90%/10%)*
0.6 ns max. (80%/20%)*
0.6 ns max. (80%/20%)*
15pF
50
to VDD - 2.0 VDC
RL=100
/CL=10pF
See Table Below
3.3 VDC ± 10%, 2.5VDC ± 5%
Bypass =0.01 uF
Recommended Pad Layout
LVCMOS = 25 mA max., LVPECL = 60 mA max. LVDS = 35 mA max.
0.5 ps typical
See Table Below
-40
C to +100
C
Pin
1
2
3
4
5
6
Connection
Enable/Disable or N.C.
Enable/Disable or N.C
Ground
Output
Output or N.C.
V
DD
Dimension Units: mm
Part Number Guide
Package
Input
Voltage
3 = 3.3V
6 = 2.5V
Sample Part Number:
Operating
Temperature
1 = 0 C to +70 C
3 = -20 C to +70 C
2 = -40 C to +85 C
ISM74–31A9H2–155.520
Output
3 = LVCMOS
8 = LVDS
9 = LVPECL
Stability
(in ppm)
F =
20
A =
25
B =
50
Enable / Disable
H = Enable (Pin 1)
K = Enable (Pin 2)
Complimentary
Ouput (Pin 5) **
1 = N.C.
2 = Output
Frequency
ISM74
-155.520 MHz
NOTE: A 0.01 µF bypass capacitor is recommended between V
DD
(pin 6) and GND (pin 3) to minimize power supply noise. * Measured as percent of
waveform. ** Available on LVDS and LVPECL ouput only
.
ILSI
America
Phone: 775-851-8880 • Fax: 775-851-8882• e-mail: e-mail@ilsiamerica.com • www.ilsiamerica.com
07/09/12_A
Specifications subject to change without notice
Page 1
FPGA设计时序收敛
FPGA设计时序收敛1、2...
liwenqi FPGA/CPLD
DIY 3D打印机,你会参与吗?
前段时间折腾了下雕刻机,最近终于弄完了。还有几个小作品和大家分享了下:loveliness: 后面打算开始折腾一台3D打印机,有多坛友愿意一起折腾呢?:puzzle: 如果你也有兴趣DIY一台自己的3D打 ......
deweyled DIY/开源硬件专区
EEWORLD大学堂----Arria V GX FPGA 6.375 Gbps CEI背板驱动能力
Arria V GX FPGA 6.375 Gbps CEI背板驱动能力:https://training.eeworld.com.cn/course/2129Arria V GX FPGA 6.375 Gbps CEI背板驱动能力...
chenyy FPGA/CPLD
我的目标机刷屏很慢,不知道是怎么回事?
我的目标机刷屏很慢,不知道是怎么回事? 基本上是一行一行的刷,等的人心都碎了!请大侠们帮忙! 我用的是VxWorks5.5,Tornado2.2的版本!...
lao3 嵌入式系统
C2664错误(EVC环境下)
wsprintf(sTmp,"%d.%d.%d.%d",(IP&0xFF),((IP>>8 ) & 0xFF),((IP>>16) & 0xFF),((IP>>24) & 0xFF)); m_ip_combo_ctrl.AddString(sTmp); 这里出现了两个错误: error C2664: 'wsprintfW' : ca ......
greensju 嵌入式系统
射频电路PCB设计中放大器需要注意什么
在微波频段,如何保证放大器的输出信号不会反馈到输入端,多级放大器的连接需要注意什么?有没有大神解释一下! ...
明天你好123 PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1611  21  830  1164  1589  40  13  34  16  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved