电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT93C86UA

产品描述EEPROM, 1KX16, Serial, CMOS, PDSO8, TSSOP-8
产品类别存储    存储   
文件大小74KB,共10页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT93C86UA概述

EEPROM, 1KX16, Serial, CMOS, PDSO8, TSSOP-8

CAT93C86UA规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Catalyst
零件包装代码SOIC
包装说明TSSOP,
针数8
Reach Compliance Codeunknown
ECCN代码EAR99
其他特性1000000 PROGRAM/ERASE CYCLES; 100 YEAR DATA RETENTION
备用内存宽度8
最大时钟频率 (fCLK)1 MHz
数据保留时间-最小值100
JESD-30 代码R-PDSO-G8
JESD-609代码e0
长度4.4 mm
内存密度16384 bit
内存集成电路类型EEPROM
内存宽度16
湿度敏感等级1
功能数量1
端子数量8
字数1024 words
字数代码1000
工作模式SYNCHRONOUS
最高工作温度105 °C
最低工作温度-40 °C
组织1KX16
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
并行/串行SERIAL
峰值回流温度(摄氏度)240
认证状态Not Qualified
座面最大高度1.2 mm
串行总线类型MICROWIRE
最大供电电压 (Vsup)6 V
最小供电电压 (Vsup)2.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度3 mm

文档预览

下载PDF文档
CAT93C46/56/57/66/86
1K/2K/2K/4K/16K-Bit Microwire Serial EEPROM
FEATURES
s
High speed operation:
H
LOGEN
FR
A
EE
LE
A
D
F
R
E
E
TM
s
Power-up inadvertant write protection
s
1,000,000 Program/erase cycles
s
100 year data retention
s
Commercial, industrial and automotive
– 93C46/56/57/66: 1MHz
– 93C86: 3MHz
s
Low power CMOS technology
s
1.8 to 6.0 volt operation
s
Selectable x8 or x16 memory organization
s
Self-timed write cycle with auto-clear
s
Hardware and software write protection
temperature ranges
s
Sequential read (except CAT93C46)
s
Program enable (PE) pin (CAT93C86 only)
s
“Green” package option available
DESCRIPTION
The CAT93C46/56/57/66/86 are 1K/2K/2K/4K/16K-bit
Serial EEPROM memory devices which are configured
as either registers of 16 bits (ORG pin at V
CC
) or 8 bits
(ORG pin at GND). Each register can be written (or read)
serially by using the DI (or DO) pin. The CAT93C46/56/
57/66/86 are manufactured using Catalyst’s advanced
CMOS EEPROM floating gate technology. The devices
are designed to endure 1,000,000 program/erase cycles
and have a data retention of 100 years. The devices are
available in 8-pin DIP, 8-pin SOIC or 8-pin TSSOP
packages.
PIN CONFIGURATION
DIP Package (P, L)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
SOIC Package (J,W) SOIC Package (S,V) SOIC Package (K,X)
1
2
3
4
8
7
6
5
ORG
GND
DO
DI
CS
SK
DI
DO
1
2
3
4
8
7
6
5
CS
NC (PE*) SK
ORG
DI
GND
DO
VCC
1
2
3
4
8
7
6
5
VCC
NC (PE*)
ORG
GND
TSSOP Package (U,Y)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
VCC
NC (PE*)
ORG
GND
VCC
NC (PE*)
VCC
NC (PE*)
ORG
CS
GND
SK
*Only For 93C86
PIN FUNCTIONS
Pin Name
CS
SK
DI
DO
V
CC
GND
ORG
NC
PE*
Function
Chip Select
Clock Input
Serial Data Input
Serial Data Output
+1.8 to 6.0V Power Supply
Ground
Memory Organization
No Connection
Program Enable
93C46/56/57/66/86
F01
BLOCK DIAGRAM
VCC
GND
ORG
MEMORY ARRAY
ORGANIZATION
ADDRESS
DECODER
DATA
REGISTER
DI
CS
PE*
MODE DECODE
LOGIC
OUTPUT
BUFFER
Note: When the ORG pin is connected to VCC, the x16 organiza-
tion is selected. When it is connected to ground, the x8 pin
is selected. If the ORG pin is left unconnected, then an
internal pullup device will select the x16 organization.
SK
CLOCK
GENERATOR
DO
93C46/56/57/66/86 F02
© 2002 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice.
Doc. No. 1023, Rev. F

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2745  1772  2825  2117  2756  56  36  57  43  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved