电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-8407101VXA

产品描述HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, DFP20, FP-20
产品类别逻辑    逻辑   
文件大小679KB,共18页
制造商ST(意法半导体)
官网地址http://www.st.com/
下载文档 详细参数 选型对比 全文预览

5962-8407101VXA概述

HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, DFP20, FP-20

5962-8407101VXA规格参数

参数名称属性值
厂商名称ST(意法半导体)
零件包装代码DFP
包装说明DFP, FL20,.3
针数20
Reach Compliance Codecompli
系列HC/UH
JESD-30 代码R-XDFP-F20
JESD-609代码e0
长度12.955 mm
负载电容(CL)50 pF
逻辑集成电路类型BUS DRIVER
最大频率@ Nom-Su20000000 Hz
最大I(ol)0.006 A
位数8
功能数量1
端口数量2
端子数量20
最高工作温度125 °C
最低工作温度-55 °C
输出特性3-STATE
输出极性TRUE
封装主体材料UNSPECIFIED
封装代码DFP
封装等效代码FL20,.3
封装形状RECTANGULAR
封装形式FLATPACK
电源2/6 V
传播延迟(tpd)270 ns
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class V
座面最大高度2.16 mm
最大供电电压 (Vsup)6 V
最小供电电压 (Vsup)2 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式FLAT
端子节距1.27 mm
端子位置DUAL
触发器类型POSITIVE EDGE
宽度7.115 mm

文档预览

下载PDF文档
SN54HC374, SN74HC374
OCTAL EDGE TRIGGERED D TYPE FLIP FLOPS
WITH 3 STATE OUTPUTS
SCLS141E − DECEMBER 1982 − REVISED AUGUST 2003
D
Wide Operating Voltage Range of 2 V to 6 V
D
High-Current 3-State True Outputs Can
D
D
Drive Up To 15 LSTTL Loads
Eight D-Type Flip-Flops in a Single Package
Full Parallel Access for Loading
SN54HC374 . . . J OR W PACKAGE
SN74HC374 . . . DB, DW, N, NS, OR PW PACKAGE
(TOP VIEW)
D
D
D
D
Low Power Consumption, 80-µA Max I
CC
Typical t
pd
= 14 ns
±6-mA
Output Drive at 5 V
Low Input Current of 1
µA
Max
SN54HC374 . . . FK PACKAGE
(TOP VIEW)
OE
1Q
1D
2D
2Q
3Q
3D
4D
4Q
GND
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
CC
8Q
8D
7D
7Q
6Q
6D
5D
5Q
CLK
1D
1Q
OE
V
CC
8Q
2D
2Q
3Q
3D
4D
4
5
6
7
8
3 2 1 20 19
18
17
16
15
14
9 10 11 12 13
8D
7D
7Q
6Q
6D
description/ordering information
These 8-bit flip-flops feature 3-state outputs designed specifically for driving highly capacitive or relatively
low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional
bus drivers, and working registers.
The eight flip-flops of the ’HC374 devices are edge-triggered D-type flip-flops. On the positive transition of the
clock (CLK) input, the Q outputs are set to the logic levels that were set up at the data (D) inputs.
An output-enable (OE) input places the eight outputs in either a normal logic state (high or low logic levels) or
the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines
significantly. The high-impedance state and increased drive provide the capability to drive bus lines without
interface or pullup components.
ORDERING INFORMATION
TA
PDIP − N
SOIC − DW
−40 C 85°C
−40°C to 85 C
SOP − NS
SSOP − DB
TSSOP − PW
CDIP − J
−55 C 125°C
−55°C to 125 C
CFP − W
LCCC − FK
PACKAGE†
Tube of 20
Tube of 25
Reel of 2000
Reel of 2000
Reel of 2000
Tube of 2000
Reel of 250
Tube of 20
Tube of 85
Tube of 55
ORDERABLE
PART NUMBER
SN74HC374N
SN74HC374DW
SN74HC374DWR
SN74HC374NSR
SN74HC374DBR
SN74HC374PWR
SN74HC374PWT
SNJ54HC374J
SNJ54HC374W
SNJ54HC374FK
HC374
SNJ54HC374J
SNJ54HC374W
SNJ54HC374FK
HC374
HC374
HC374
TOP-SIDE
MARKING
SN74HC374N
† Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are
available at www.ti.com/sc/package.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
On products compliant to MIL PRF 38535, all parameters are tested
unless otherwise noted. On all other products, production
processing does not necessarily include testing of all parameters.
Copyright
2003, Texas Instruments Incorporated
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
4Q
GND
CLK
5Q
5D
1

5962-8407101VXA相似产品对比

5962-8407101VXA 5962-8407101VSA 5962-8407101VSC 5962-8407101VXC 8407101SC 8407101SA 8407101XC 8407101XA
描述 HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, DFP20, FP-20 HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, CDFP20 HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, CDFP20 HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, DFP20, FP-20 HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, CQCC20, CERAMIC, FP-20 HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, CQCC20, CERAMIC, FP-20 HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, DFP20, FP-20 HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, DFP20, FP-20
包装说明 DFP, FL20,.3 DFP, FL20,.3 DFP, FL20,.3 DFP, FL20,.3 QCCN, FL20,.3 QCCN, FL20,.3 DFP, FL20,.3 DFP, FL20,.3
Reach Compliance Code compli not_compliant unknown compliant unknown not_compliant compliant unknown
系列 HC/UH HC/UH HC/UH HC/UH HC/UH HC/UH HC/UH HC/UH
JESD-30 代码 R-XDFP-F20 R-GDFP-F20 R-GDFP-F20 R-XDFP-F20 S-CQCC-N20 S-CQCC-N20 R-XDFP-F20 R-XDFP-F20
长度 12.955 mm 13.09 mm 13.09 mm 12.955 mm 8.89 mm 8.89 mm 12.955 mm 12.955 mm
负载电容(CL) 50 pF 50 pF 50 pF 50 pF 50 pF 50 pF 50 pF 50 pF
逻辑集成电路类型 BUS DRIVER BUS DRIVER BUS DRIVER BUS DRIVER BUS DRIVER BUS DRIVER BUS DRIVER BUS DRIVER
最大I(ol) 0.006 A 0.006 A 0.006 A 0.006 A 0.006 A 0.006 A 0.006 A 0.006 A
位数 8 8 8 8 8 8 8 8
功能数量 1 1 1 1 1 1 1 1
端口数量 2 2 2 2 2 2 2 2
端子数量 20 20 20 20 20 20 20 20
最高工作温度 125 °C 125 °C 125 °C 125 °C 125 °C 125 °C 125 °C 125 °C
最低工作温度 -55 °C -55 °C -55 °C -55 °C -55 °C -55 °C -55 °C -55 °C
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
输出极性 TRUE TRUE TRUE TRUE TRUE TRUE TRUE TRUE
封装主体材料 UNSPECIFIED CERAMIC, GLASS-SEALED CERAMIC, GLASS-SEALED UNSPECIFIED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED UNSPECIFIED UNSPECIFIED
封装代码 DFP DFP DFP DFP QCCN QCCN DFP DFP
封装等效代码 FL20,.3 FL20,.3 FL20,.3 FL20,.3 FL20,.3 FL20,.3 FL20,.3 FL20,.3
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR SQUARE SQUARE RECTANGULAR RECTANGULAR
封装形式 FLATPACK FLATPACK FLATPACK FLATPACK CHIP CARRIER CHIP CARRIER FLATPACK FLATPACK
电源 2/6 V 2/6 V 2/6 V 2/6 V 2/6 V 2/6 V 2/6 V 2/6 V
传播延迟(tpd) 270 ns 345 ns 345 ns 270 ns 345 ns 345 ns 270 ns 270 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
筛选级别 MIL-PRF-38535 Class V 38535V;38534K;883S 38535V;38534K;883S 38535V;38534K;883S 38535Q/M;38534H;883B 38535Q/M;38534H;883B MIL-STD-883 MIL-STD-883
座面最大高度 2.16 mm 2.45 mm 2.54 mm 2.16 mm 2.03 mm 2.03 mm 2.16 mm 2.16 mm
最大供电电压 (Vsup) 6 V 6 V 6 V 6 V 6 V 6 V 6 V 6 V
最小供电电压 (Vsup) 2 V 2 V 2 V 2 V 2 V 2 V 2 V 2 V
标称供电电压 (Vsup) 3 V 5 V 5 V 3 V 5 V 5 V 3 V 3 V
表面贴装 YES YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 MILITARY MILITARY MILITARY MILITARY MILITARY MILITARY MILITARY MILITARY
端子形式 FLAT FLAT FLAT FLAT NO LEAD NO LEAD FLAT FLAT
端子节距 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm
端子位置 DUAL DUAL DUAL DUAL QUAD QUAD DUAL DUAL
触发器类型 POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE
宽度 7.115 mm 6.92 mm 6.92 mm 7.115 mm 8.89 mm 8.89 mm 7.115 mm 7.115 mm
厂商名称 ST(意法半导体) - - - ST(意法半导体) ST(意法半导体) ST(意法半导体) ST(意法半导体)
零件包装代码 DFP - - DFP DFP DFP DFP DFP
针数 20 - - 20 20 20 20 20
JESD-609代码 e0 e0 e4 e4 - e0 - -
端子面层 TIN LEAD Tin/Lead (Sn/Pb) - hot dipped GOLD GOLD - Tin/Lead (Sn/Pb) - hot dipped - -
最大频率@ Nom-Sup - 20000000 Hz 20000000 Hz 20000000 Hz 20000000 Hz 20000000 Hz 20000000 Hz 20000000 Hz
Base Number Matches - 1 1 1 1 1 - -

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1797  1441  363  1372  2261  37  30  8  28  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved