电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HI-8445

产品描述QUAD LINE RECEIVER, PDSO20
产品类别半导体    模拟混合信号IC   
文件大小75KB,共9页
制造商Holt Integrated Circuits
官网地址http://www.holtic.com/
下载文档 详细参数 全文预览

HI-8445概述

QUAD LINE RECEIVER, PDSO20

四线接收器, PDSO20

HI-8445规格参数

参数名称属性值
功能数量4
端子数量20
最大工作温度85 Cel
最小工作温度-40 Cel
最大供电电压15.5 V
最小供电电压13 V
额定供电电压13.3 V
加工封装描述ROHS COMPLIANT, 塑料, TSSOP-20
无铅Yes
欧盟RoHS规范Yes
状态ACTIVE
工艺CMOS
包装形状矩形的
包装尺寸SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
表面贴装Yes
端子形式GULL WING
端子间距0.6500 mm
端子涂层MATTE 锡
端子位置
包装材料塑料/环氧树脂
温度等级INDUSTRIAL
接口类型线接收器
接口标准ARINC 429
差分输出Yes
输入特性微分 SCHMITT 触发器
接收器位数4

文档预览

下载PDF文档
HI-8444, HI-8445, HI-8448
May 2010
Quad / Octal
ARINC 429 Line Receivers
PIN CONFIGURATIONS
(See page 6 for additional pin configurations)
DESCRIPTION
The HI-8444 and HI-8445 are quad ARINC 429 line
receiver ICs available in a 20-pin TSSOP package. The HI-
8448 contains 8 independent ARINC 429 line receivers.
The technology is analog / digital CMOS. The device is
designed to operate from either a 5V or 3.3V supply. Each
receiver channel translates incoming ARINC 429 data bus
signals to a pair of TTL / CMOS outputs.
The optional HI-8444-10, HI-8445-10 and HI-8448-10 are
designed to be used with an external 15 Kohm series
resistor. The “-10” devices meet the lightning protection
requirements of DO-160E, level 3, waveforms 3, 4, 5A, and
5B.
The TESTA and TESTB inputs bypass the analog inputs for
testing purposes. They force the receiver outputs to the
specified ZERO, ONE or NULL state. The ARINC inputs
are ignored when the device is in the test mode.
The HI-8445 is identical to the HI-8444 except the TESTA
and TESTB pins are not available.
IN1 A
IN1 B
IN2 A
IN2 B
TESTA (8444 only)
TESTB (8444 only)
IN3 A
IN3 B
IN4 A
IN4 B
1
2
3
4
5
6
7
8
9
10
20
HI-8444PS
HI-8444PS-10
&
HI-8445PS
HI-8445PS-10
Quad
Receiver
19
18
17
16
15
14
13
12
11
OUT1 A
OUT1 B
OUT2 A
OUT2 B
VDD
VSS
OUT3 A
OUT3 B
OUT4 A
OUT4 B
20 Pin Plastic TSSOP package
FEATURES
!
!
!
!
!
Direct ARINC 429 quad or octal line receivers in small
footprint packages
3.3V or 5.0V single supply operation
Test inputs bypass analog inputs and force digital
outputs to a one, zero, or null state
ARINC inputs are internally lightning protected per DO-
160E level 3 (-10 configuration only)
Hi-Rel processing options available
IN1 AX
IN1 BX
IN1 AY
IN1 BY
IN2 AX
IN2 BX
IN2 AY
IN2 BY
TESTA (X)
TESTB (X)
TESTA (Y)
TESTB (Y)
IN3 AX
IN3 BX
IN3 AY
IN3 BY
IN4 AX
IN4 BX
IN4 AY
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
38
37
36
35
34
33
32
HI-8448PS
HI-8448PS-10
Octal
Receiver
31
30
29
28
27
26
25
24
23
22
21
20
FUNCTION TABLE
ARINC INPUTS TESTA TESTB OUTA OUTB
INA - INB
-2.5 to +2.5 V
< -6.5 V
> +6.5 V
X
X
X
0
0
0
0
1
1
0
0
0
1
0
1
0
0
1
0
1
0
0
1
0
1
0
0
OUT1 AX
OUT1 BX
OUT1 AY
OUT1 BY
OUT2AX
OUT2 BX
OUT2 AY
OUT2 BY
VDD
VSS
OUT3 AX
OUT3 BX
OUT3 AY
OUT3 BY
OUT4 AX
OUT4 BX
OUT4 AY
OUT4 BY
IN4 BY
38 Pin Plastic TSSOP package
(DS8444 Rev. H)
HOLT INTEGRATED CIRCUITS
www.holtic.com
05/10

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1194  2739  377  1217  1223  25  56  8  22  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved