电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

89H32NT8AG2ZCHL8

产品描述FCBGA-484, Reel
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小502KB,共36页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

89H32NT8AG2ZCHL8在线购买

供应商 器件名称 价格 最低购买 库存  
89H32NT8AG2ZCHL8 - - 点击查看 点击购买

89H32NT8AG2ZCHL8概述

FCBGA-484, Reel

89H32NT8AG2ZCHL8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码FCBGA
包装说明,
针数484
制造商包装代码HL484
Reach Compliance Codenot_compliant
JESD-609代码e0
湿度敏感等级4
峰值回流温度(摄氏度)225
技术CMOS
端子面层Tin/Lead (Sn/Pb)
处于峰值回流温度下的最长时间20
uPs/uCs/外围集成电路类型BUS CONTROLLER, PCI

文档预览

下载PDF文档
32-Lane 8-Port PCIe® Gen2
System Interconnect Switch
®
89HPES32NT8AG2
Datasheet
Device Overview
The 89HPES32NT8AG2 is a member of the IDT family of PCI
Express® switching solutions. The PES32NT8AG2 is a 32-lane, 8-port
system interconnect switch optimized for PCI Express Gen2 packet
switching in high-performance applications, supporting multiple simulta-
neous peer-to-peer traffic flows. Target applications include multi-host or
intelligent I/O based systems where inter-domain communication is
required, such as servers, storage, communications, and embedded
systems.
Features
High Performance Non-Blocking Switch Architecture
32-lane, 8-port PCIe switch with flexible port configuration
Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s
Gen1 operation
Delivers up to 32 GBps (256 Gbps) of switching capacity
Supports 128 Bytes to 2 KB maximum payload size
Low latency cut-through architecture
Supports one virtual channel and eight traffic classes
Port Configurability
Eight x4 switch ports
Adjacent x4 ports can be merged to achieve x8 port widths
Automatic per port link width negotiation
(x8
x4
x2
x1)
Crosslink support
Automatic lane reversal
Per lane SerDes configuration
De-emphasis
Receive equalization
Drive strength
Innovative Switch Partitioning Feature
Supports up to 8 fully independent switch partitions
Logically independent switches in the same device
Configurable downstream port device numbering
Supports dynamic reconfiguration of switch partitions
Dynamic port reconfiguration — downstream, upstream,
non-transparent bridge
Dynamic migration of ports between partitions
Movable upstream port within and between switch partitions
Non-Transparent Bridging (NTB) Support
Supports up to 8 NT endpoints per switch, each endpoint can
communicate with other switch partitions or external PCIe
domains or CPUs
6 BARs per NT Endpoint
Bar address translation
All BARs support 32/64-bit base and limit address translation
Two BARs (BAR2 and BAR4) support look-up table based
address translation
32 inbound and outbound doorbell registers
4 inbound and outbound message registers
Supports up to 64 masters
Unlimited number of outstanding transactions
Multicast
Compliant with the PCI-SIG multicast
Supports 64 multicast groups
Supports multicast across non-transparent port
Multicast overlay mechanism support
ECRC regeneration support
Integrated Direct Memory Access (DMA) Controllers
Supports up to 2 DMA upstream ports, each with 2 DMA chan-
nels
Supports 32-bit and 64-bit memory-to-memory transfers
Fly-by translation provides reduced latency and increased
performance over buffered approach
Supports arbitrary source and destination address alignment
Supports intra- as well as inter-partition data transfers using
the non-transparent endpoint
Supports DMA transfers to multicast groups
Linked list descriptor-based operation
Flexible addressing modes
Linear addressing
Constant addressing
Quality of Service (QoS)
Port arbitration
Round robin
Request metering
IDT proprietary feature that balances bandwidth among
switch ports for maximum system throughput
High performance switch core architecture
Combined Input Output Queued (CIOQ) switch architecture
with large buffers
Clocking
Supports 100 MHz and 125 MHz reference clock frequencies
Flexible port clocking modes
Common clock
Non-common clock
Local port clock with SSC (spread spectrum setting) and port
reference clock input
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 35
2013 Integrated Device Technology, Inc
December 17, 2013

89H32NT8AG2ZCHL8相似产品对比

89H32NT8AG2ZCHL8 89H32NT8AG2ZBHL8 89H32NT8AG2ZBHLG 89H32NT8AG2ZBHLG8 89H32NT8AG2ZBHLGI 89H32NT8AG2ZBHLI 89H32NT8AG2ZCHLG8 89H32NT8AG2ZCHLGI 89H32NT8AG2ZCHLGI8 89H32NT8AG2ZCHLI8
描述 FCBGA-484, Reel FCBGA-484, Reel FCBGA-484, Tray FCBGA-484, Reel FCBGA-484, Tray FCBGA-484, Tray FCBGA-484, Reel FCBGA-484, Tray FCBGA-484, Reel FCBGA-484, Reel
Brand Name Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology
是否无铅 含铅 含铅 不含铅 不含铅 不含铅 含铅 不含铅 不含铅 不含铅 含铅
是否Rohs认证 不符合 不符合 符合 符合 符合 不符合 符合 符合 符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 FCBGA FCBGA FCBGA FCBGA FCBGA FCBGA FCBGA FCBGA FCBGA FCBGA
针数 484 484 484 484 484 484 484 484 484 484
制造商包装代码 HL484 HL484 HLG484 HLG484 HLG484 HL484 HLG484 HLG484 HLG484 HL484
Reach Compliance Code not_compliant not_compliant compliant compliant compliant not_compliant compliant compliant compliant not_compliant
JESD-609代码 e0 e0 e1 e1 e1 e0 e1 e1 e1 e0
湿度敏感等级 4 4 4 4 4 4 4 4 4 4
峰值回流温度(摄氏度) 225 225 250 250 250 225 250 250 250 225
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
端子面层 Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Lead (Sn/Pb) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Lead (Sn/Pb)
处于峰值回流温度下的最长时间 20 20 NOT SPECIFIED 30 NOT SPECIFIED NOT SPECIFIED 30 NOT SPECIFIED 30 20
uPs/uCs/外围集成电路类型 BUS CONTROLLER, PCI BUS CONTROLLER, PCI BUS CONTROLLER, PCI BUS CONTROLLER, PCI BUS CONTROLLER, PCI BUS CONTROLLER, PCI BUS CONTROLLER, PCI BUS CONTROLLER, PCI BUS CONTROLLER, PCI BUS CONTROLLER, PCI
ECCN代码 - - EAR99 EAR99 EAR99 3A001.A.3 EAR99 EAR99 EAR99 -
Samacsys Description - - FLIP CHIP BGA 23 X 23MM 1.0 MM PITCH FLIP CHIP BGA 23 X 23MM 1.0 MM PITCH FLIP CHIP BGA 23 X 23MM 1.0 MM PITCH - FLIP CHIP BGA 23 X 23MM 1.0 MM PITCH FLIP CHIP BGA 23 X 23MM 1.0 MM PITCH FLIP CHIP BGA 23 X 23MM 1.0 MM PITCH -
改进电路设计规程提高可测试性
随着微型化程度不断提高,元件和布线技术也取得巨大发展,例如BGA外壳封装的高集成度的微型IC,以及导体之间的绝缘间距缩小到0.5mm,这些仅是其中的两个例子。电子元件的布线设计方式,对以后制 ......
maker 测试/测量
大家看看这个单片机如何驱动mos进行充电的
本帖最后由 qiankunweixiu 于 2018-9-1 15:23 编辑 373154这是72V25A铅酸电池的控制小板,现在的故障是单片机工作,但是28,29脚无输出,没有驱动变压器的信号373155 是不是别的引脚的电路 ......
qiankunweixiu 电源技术
如何降低UCD30xx 系列数字电源控制器DPWM抖动
欢迎下载阅读 ...
德州仪器 模拟与混合信号
如何修复损坏后的文件系统?我有高招
首先会让你输入root用户的密码。 1)出错的时候如果告诉你是哪一块硬盘的分区有问题,比如是/dev/hda3 接着用如下的命令去对付它呀: #fsck -y /dev/hda3 ......
sunplusedu2012a Linux开发
EEWORLD大学堂----CC1310硬件射频从设计到成型
CC1310硬件射频从设计到成型:https://training.eeworld.com.cn/course/3996...
hi5 无线连接
LaunchPad SPI 通信 无法进中断
手上有两个LaunchPad,现在从一个LaunchPad作为主机,通过SPI不断发送数据给另一个LaunchPad,接收到数据后通过SPI反馈回来,在再第一块LaunchPad接收SPI数据,并通过串口上传。但是主机在接收S ......
luooove 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 679  1080  295  2892  2272  14  22  6  59  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved