电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SY100474-5

产品描述1K x 4 ECL RAM
文件大小232KB,共10页
制造商ETC
下载文档 全文预览

SY100474-5概述

1K x 4 ECL RAM

文档预览

下载PDF文档
SEMICONDUCTOR
SYNERGY
1K x 4 ECL RAM
SY100474-3/4/5/7
SY101474-3/4/5/7
SY10/100/101474-3
SY10/100/101474-4
SY10/100/101474-5
SY10474-3/4/5/7
SY10/100/101474-7
FEATURES
s
Address access time, t
AA
: 3/4/5/7ns max.
s
Chip select access time, t
AC
: 2ns max.
s
Write pulse width, t
WW
: 3ns min.
s
Edge rate, tr/tf: 500ps typ.
s
Power supply current, I
EE
: –300mA, –220mA
for –5/7ns
s
Superior immunity against alpha particles provides
virtually no soft error sensitivity
s
Built with advanced ASSET™ technology
s
Fully compatible with industry standard 10K/100K
ECL I/O levels
s
Noise margins improved with on-chip voltage and
temperature compensation
s
Open emitter output for easy memory expansion
s
ESD protection of 2000V
s
Available in 24-pin Flatpack and 28-pin PLCC and
MLCC packages
DESCRIPTION
The Synergy SY10/100/101474 are 4096-bit Random
Access Memories (RAMs), designed with advanced Emitter
Coupled Logic (ECL) circuitry. The devices are organized
as 1024-words-by-4-bits and meet the standard 10K/100K
family signal levels. The SY100474 is also supply voltage-
compatible with 100K ECL, while the SY101474 operates
from 10K ECL supply voltage (–5.2V). All feature on-chip
voltage and temperature compensation for improved noise
margin.
The SY10/100/101474 employ proprietary circuit design
techniques and Synergy’s proprietary ASSET advanced
bipolar technology to achieve extremely fast access, write
pulse width and write recovery times. ASSET uses
proprietary technology concepts to achieve significant
reduction in parasitic capacitance while improving device
packing density. Synergy’s circuit design techniques, coupled
with ASSET, result not only in ultra-fast performance, but
also allow device operation with virtually no soft error
sensitivity and with outstanding device reliability in volume
production.
BLOCK DIAGRAM
A
0
A
1
A
2
A
3
Y-Decoder/Driver
A
4
A
5
A
6
A
7
A
8
A
9
X-Decoder/
Driver
Memory Cell Array
CS
WE
SA/WA*
SA/WA
SA/WA
SA/WA
DI
0
DO
0
DI
1
DO
1
DI
2
DO
2
DI
3
DO
3
*
SA = Sense Amplifier
WA = Write Amplifier
© 1999 Micrel-Synergy
Rev.: D
Amendment: /1
1
Issue Date: December 1999
昨天,与哥们聊天,他受不了他的主管
一个老结构工程师哥们,受不了他们主管的折磨,主管对特别照顾,长期派给他累活。这个主管哥们经常刁难他。他想了一很招。找研发老总说,某某,你不给我加工资,TMD,我就请病假。其实,他也不 ......
eeleader 工作这点儿事
程序编译不通过!
我的机器是新装的CCS,2407所有的程序编译都不通过,均出现“can\'t create output file”错误是怎么会事啊!程序应该不会有什么错误,在其他机器上完全好用!麻烦各位大侠帮帮忙!!!并且能够 ......
YANGYIHU 模拟与混合信号
接收机阻塞测试问题?
接收机阻塞测试问题? 阻塞测试 要求干扰信号从1MHz到12.75GHz ,步进为1MHz,加上反应时间,测完一次,可能一天都困难,大家都是怎么测得呢? ...
gurou1 无线连接
大佬们求助 esp8266 micropython问题
本帖最后由 endlingbo 于 2019-3-27 18:29 编辑 各位大佬,小白求助 如图,直接点击Execute成功运行main.py,但是重新上电自动运行main.py就出现下一张图的错误 # main.py import time ......
endlingbo MicroPython开源版块
DC-DC变换知识
DC-DC变换知识...
linda_xia 模拟电子
昨天意外收到村田快递过来的智能移动电源
昨天意外收到村田快递过来的智能移动电源:loveliness::loveliness::victory:应该是参加eeworld的村田填写吊调查问卷中的:loveliness:{:1_140:}..........................谢谢eeworld和村田...
maoshen 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1123  1619  453  385  1945  44  17  31  25  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved