电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MMA5106WR2

产品描述SPECIALTY ANALOG CIRCUIT, QCC16, 6 X 6 MM, 1.98 MM HEIGHT, 1 MM PITCH, ROHS COMPLIANT, QFN-16
产品类别模拟混合信号IC    信号电路   
文件大小1MB,共61页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 选型对比 全文预览

MMA5106WR2概述

SPECIALTY ANALOG CIRCUIT, QCC16, 6 X 6 MM, 1.98 MM HEIGHT, 1 MM PITCH, ROHS COMPLIANT, QFN-16

MMA5106WR2规格参数

参数名称属性值
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码QFN
包装说明6 X 6 MM, 1.98 MM HEIGHT, 1 MM PITCH, ROHS COMPLIANT, QFN-16
针数16
Reach Compliance Codeunknow
ECCN代码EAR99
模拟集成电路 - 其他类型ANALOG CIRCUIT
JESD-30 代码S-XQCC-N16
JESD-609代码e3
长度6 mm
湿度敏感等级3
功能数量1
端子数量16
最高工作温度125 °C
最低工作温度-40 °C
封装主体材料UNSPECIFIED
封装代码HQCCN
封装等效代码LCC16,.23SQ,40
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG
峰值回流温度(摄氏度)NOT SPECIFIED
电源4.2/17 V
认证状态Not Qualified
座面最大高度2.03 mm
最大供电电压 (Vsup)17 V
最小供电电压 (Vsup)4.2 V
表面贴装YES
温度等级AUTOMOTIVE
端子面层Matte Tin (Sn)
端子形式NO LEAD
端子节距1 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度6 mm

MMA5106WR2文档预览

Freescale Semiconductor
Data Sheet: Technical Data
Document Number: MMA51xxKW
Rev. 11, 08/2012
Xtrinsic MMA51xxKW
PSI5 Inertial Sensor
The MMA51xxKW family, a SafeAssure solution, includes the AKLV27 and PSI5
Version 1.3 compatible overdamped Z-axis satellite accelerometers.
Features
±60g to ±480g Full-Scale Range
Selectable 400 Hz, 3-Pole, or 4-pole Low-Pass Filter
Single Pole High Pass Filter with Fast Startup and Output Rate Limiting
PSI5 Version 1.3 Compatible
– PSI5-P10P-500/3L Compatible
– Programmable Time Slots with 0.5
μs
Resolution
– Selectable Baud Rate: 125 kBaud or 190.5 kBaud
– Selectable Data Length: 8 or 10 bits
– Selectable Error Detection: Even Parity, or 3-bit CRC
– Optional Daisy Chain with External Low-Side Switch
– Two-Wire Programming Mode
• 16
μs
Internal Sample Rate, with Interpolation to 1
μs
• Pb-Free 16-Pin QFN, 6 by 6 Package
• Qualified AECQ100, Revision G, Grade 1 (-40°C to +125°C)
(http://www.aecouncil.com/)
Typical Applications
• Airbag Front and Side Crash Detection
MMA51xxKW
Bottom View
16-PIN QFN
CASE 2086-01
Top View
BUS_SW
TEST
V
SSA
16 15 14 13
V
CC
1
V
SS
2
I
DATA
3
V
SS
4
5
PCM
Shipping
Tubes
Tubes
Tubes
Tubes
Tape & Reel
Tape & Reel
Tape & Reel
Tape & Reel
V
BUF
12 V
SSA
11 V
REGA
10 CS
9 V
REG
8
D
IN
17
ORDERING INFORMATION
Device
MMA5106KW
MMA5112KW
MMA5124KW
MMA5148KW
MMA5106KWR2
MMA5112KWR2
MMA5124KWR2
MMA5148KWR2
Axis
Z
Z
Z
Z
Z
Z
Z
Z
Range
±60g
±120g
±240g
±480g
±60g
±120g
±240g
±480g
Package
2086-01
2086-01
2086-01
2086-01
2086-01
2086-01
2086-01
2086-01
6
SLCK
7
D
OUT
PIN CONNECTIONS
For user register array programming, please consult your Freescale
representative.
© 2010-2012 Freescale Semiconductor, Inc. All rights reserved.
Application Diagram
VV
BUF
V
BUF
V
REG
V
REGA
C4
C5
C6
V
CC
I
DATA
R1
R2
C2
C3
C1
V
CE
MMA51xx
V
SSA
V
SS
R3
CS
SCLK
DO
V
SS
Note: Pin names and references
may differ from PSI5 V1.3
pin names and references
DI
PCM
BUS_SW
Optional for
Daisy Chain
M1
V
SS_OUT
Figure 1. Application Diagram
External Component Recommendations
Ref Des
C1
C3
C2
C4, C5, C6
R1
R2
R3
M1
Type
Ceramic
Ceramic
Ceramic
Ceramic
General Purpose
General Purpose
General Purpose
N-Channel MOSFET
Description
2.2 nF, 10%, 50V minimum, X7R
470 pF, 10%, 50V minimum, X7R
15 nF, 10%, 50V minimum, X7R
1
μF,
10%, 10V minimum, X7R
82Ω, 5%, 200 PPM
27Ω, 5%, 200 PPM
20 kΩ, 5%, 200 PPM
Purpose
V
CC
Power Supply Decoupling and Signal Damping
I
DATA
Filtering and Signal Damping
V
CC
Power Supply Decoupling
Voltage Regulator Output Capacitor(s)
V
CC
Filtering and Signal Damping
I
DATA
Filtering and Signal Damping
Gate Resistor for External Low-Side Daisy Chain FET
Low-Side Daisy Chain Transistor
Device Orientation
xxxxxxx
xxxxxxx
Z: 0g
MMA51xxKW
2
Sensors
Freescale Semiconductor, Inc.
xxxxxxx
xxxxxxx
Z: 0g
Figure 2. Device Orientation Diagram
xxxxxxx
xxxxxxx
Z: 0g
xxxxxxx
xxxxxxx
Z: 0g
Z: +1g
Z: -1g
EARTH GROUND
Internal Block Diagram
V
CC
Buffer
Voltage
Regulator
Reference
Voltage
V
BUF
Digital
Voltage
Regulator
Analog
Voltage
Regulator
V
BUF
V
REG
V
REG
V
REF
V
REGA
V
BUF
V
REGA
V
SSA
CS
SCLK
D
IN
D
OUT
Control
Logic
SPI
Low Voltage
Detection
Sync Pulse
Detection
Programming
Interface
V
CC
OTP
Array
I
DATA
Serial
Encoder
V
SS
Daisy Chain
Switch Driver
BUS_SW
V
REG
Self-Test
Interface
Control
In
Status
Out
DSP
ΣΔ
Converter
V
REGA
g-cell
V
REG
Offset
Monitor
HPF
PCM
Encoder
SINC Filter
IIR
LPF
Compensation
PCM
Figure 3. Block Diagram
MMA51xxKW
Sensors
Freescale Semiconductor, Inc.
3
1
Pin Connections
BUS_SW
TEST
V
SSA
V
BUF
12 V
SSA
11 V
REGA
10 CS
9 V
REG
5
PCM
6
SLCK
7
D
OUT
8
D
IN
Definition
This pin is connected to the PSI5 power and data line through a resistor and supplies power to the device. An external capac-
itor must be connected between this pin and V
SS
. Reference
Figure 1.
This pin is the power supply return node for the digital circuitry.
This pin is connected to the PSI5 power and data line through a resistor and modulates the response current for PSI5 com-
munication. Reference
Figure 1.
This pin is the power supply return node for the digital circuitry.
This pin provides a 4 MHz PCM signal proportional to the acceleration data for test purposes. The output can be enabled via
OTP. Reference
Section 3.5.3.7.
If unused, this pin must be left unconnected.
This input pin provides the serial clock to the SPI port for test purposes. An internal pulldown device is connected to this pin.
This pin must be grounded or left unconnected in the application.
This pin functions as the serial data output from the SPI port for test purposes. This pin must be left unconnected in the appli-
cation.
This pin functions as the serial data input to the SPI port for test purposes. An internal pulldown device is connected to this
pin. This pin must be grounded or left unconnected in the application.
This pin is connected to the power supply for the internal digital circuitry. An external capacitor must be connected between
this pin and V
SS
. Reference
Figure 1.
This input pin provides the chip select to the SPI port for test purposes. An internal pullup device is connected to this pin.This
pin must be left unconnected in the application.
This pin is connected to the power supply for the internal analog circuitry. An external capacitor must be connected between
this pin and V
SSA
. Reference
Figure 1.
This pin is the power supply return node for the analog circuitry.
This pin is connected to a buffer regulator for the internal circuitry. The buffer regulator supplies both the analog (V
REGA
) and
digital (V
REG
) supplies to provide immunity from EMC and supply dropouts on V
CC
. An external capacitor must be connected
between this pin and V
SS
. Reference
Figure 1.
This pin is must be grounded or left unconnected in the application.
This pin is the drive for a low-side daisy chain switch. When daisy chain mode is enabled, this pin is connected to the gate of
an n-channel FET which connects V
SS
to V
SS_OUT.
Reference
Figure 1.
If unused, this pin must be left unconnected.
This pin is the power supply return node for the analog circuitry.
This pin is the die attach flag, and is internally connected to VSS. Reference
Section 7
for die attach pad connection details.
The corner pads are internally connected to V
SS
.
16 15 14 13
V
CC
1
V
SS
2
I
DATA
3
V
SS
4
17
Figure 4. Top View, 16-Pin QFN Package
Table 1. Pin Description
Pin
1
2
3
4
5
Pin
Name
V
CC
V
SS
I
DATA
V
SS
PCM
Formal Name
Supply
Digital GND
Response
Current
Digital GND
PCM
Output
SPI Clock
6
SCLK
7
D
OUT
D
IN
V
REG
CS
SPI Data Out
8
SPI Data In
Digital
Supply
Chip Select
Analog
Supply
Analog GND
Power
Supply
Test Pin
Bus Switch
Gate Drive
Analog GND
Die Attach Pad
Corner Pads
9
10
11
12
V
REGA
VSSA
13
V
BUF
TEST
BUS_SW
VSSA
PAD
Corner
Pads
14
15
16
17
MMA51xxKW
4
Sensors
Freescale Semiconductor, Inc.
2
2.1
#
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
Electrical Characteristics
Maximum Ratings
Rating
Supply Voltage (V
CC
, I
DATA
)
Reverse Current
160 mA, t
80 ms
Continuous
Transient (< 10
μs)
V
BUF,
Test, BUS_SW
V
REG
, V
REGA
,
SCLK, CS, D
IN
, D
OUT
, PCM
Powered Shock (six sides, 0.5 ms duration)
Unpowered Shock (six sides, 0.5 ms duration)
Drop Shock (to concrete, tile or steel surface, 10 drops, any orientation)
Electrostatic Discharge (per AEC-Q100)
External Pins (V
CC
, I
DATA
, V
SS
, V
SSA
), HBM (100 pF, 1.5 kΩ)
HBM (100 pF, 1.5 kΩ)
CDM (R = 0
Ω)
MM (200 pF, 0
Ω)
Temperature Range
Storage
Junction
Thermal Resistance
g
pms
g
shock
h
DROP
V
ESD
V
ESD
V
ESD
V
ESD
T
stg
T
J
θ
JC
Maximum ratings are the extreme limits to which the device can be exposed without permanently damaging it.
Symbol
V
CC_REV
V
CC_MAX
V
CC_TRANS
Value
-0.7
+20.0
+25.0
-0.3 to +4.2
-0.3 to +3.0
±2000
±2500
1.2
±4000
±2000
±1500
±200
-40 to +125
-40 to +150
2.5
Unit
V
V
V
V
V
g
g
m
V
V
V
V
°C
°C
°C/W
(3)
(3)
(9)
(3)
(3)
(3)
(3)
(5)
(5)
(5)
(5)
(5)
(3)
(9)
(9,14)
2.2
#
16
17
18
Operating Range
Characteristic
Supply Voltage
Programming Voltage (I
DATA
85 mA)
Applied to I
DATA,
V
CC
Operating Temperature Range
V
L
(V
CC
- V
SS
)
V
H
, T
L
T
A
T
H
,
ΔT ≤
25 K/min, unless otherwise specified.
Symbol
V
CC
V
CC_UV
V
PP
T
A
T
A
Min
V
L
4.2
V
VCC_UV_F
14.0
T
L
-40
-40
Typ
Max
V
H
17.0
V
L
T
H
+105
+125
Units
V
V
(1)
(9)
V
(3)
19
20
°C
°C
(1)
(3)
MMA51xxKW
Sensors
Freescale Semiconductor, Inc.
5

MMA5106WR2相似产品对比

MMA5106WR2 MMA5148KWR2,528 MMA5112WR2 MMA5112W MMA5106W
描述 SPECIALTY ANALOG CIRCUIT, QCC16, 6 X 6 MM, 1.98 MM HEIGHT, 1 MM PITCH, ROHS COMPLIANT, QFN-16 Analog Circuit, 1 Func SPECIALTY ANALOG CIRCUIT, QCC16, 6 X 6 MM, 1.98 MM HEIGHT, 1 MM PITCH, ROHS COMPLIANT, QFN-16 SPECIALTY ANALOG CIRCUIT, QCC16, 6 X 6 MM, 1.98 MM HEIGHT, 1 MM PITCH, ROHS COMPLIANT, QFN-16 SPECIALTY ANALOG CIRCUIT, QCC16, 6 X 6 MM, 1.98 MM HEIGHT, 1 MM PITCH, ROHS COMPLIANT, QFN-16
厂商名称 NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) NXP(恩智浦)
包装说明 6 X 6 MM, 1.98 MM HEIGHT, 1 MM PITCH, ROHS COMPLIANT, QFN-16 HQCCN, 6 X 6 MM, 1.98 MM HEIGHT, 1 MM PITCH, ROHS COMPLIANT, QFN-16 6 X 6 MM, 1.98 MM HEIGHT, 1 MM PITCH, ROHS COMPLIANT, QFN-16 6 X 6 MM, 1.98 MM HEIGHT, 1 MM PITCH, ROHS COMPLIANT, QFN-16
Reach Compliance Code unknow unknown unknown unknown unknow
模拟集成电路 - 其他类型 ANALOG CIRCUIT ANALOG CIRCUIT ANALOG CIRCUIT ANALOG CIRCUIT ANALOG CIRCUIT
JESD-30 代码 S-XQCC-N16 S-XQCC-N16 S-XQCC-N16 S-XQCC-N16 S-XQCC-N16
长度 6 mm 6 mm 6 mm 6 mm 6 mm
功能数量 1 1 1 1 1
端子数量 16 16 16 16 16
最高工作温度 125 °C 125 °C 125 °C 125 °C 125 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C -40 °C
封装主体材料 UNSPECIFIED UNSPECIFIED UNSPECIFIED UNSPECIFIED UNSPECIFIED
封装代码 HQCCN HQCCN HQCCN HQCCN HQCCN
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 CHIP CARRIER, HEAT SINK/SLUG CHIP CARRIER, HEAT SINK/SLUG CHIP CARRIER, HEAT SINK/SLUG CHIP CARRIER, HEAT SINK/SLUG CHIP CARRIER, HEAT SINK/SLUG
座面最大高度 2.03 mm 2.03 mm 2.03 mm 2.03 mm 2.03 mm
最大供电电压 (Vsup) 17 V 17 V 17 V 17 V 17 V
最小供电电压 (Vsup) 4.2 V 4.2 V 4.2 V 4.2 V 4.2 V
表面贴装 YES YES YES YES YES
温度等级 AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE
端子形式 NO LEAD NO LEAD NO LEAD NO LEAD NO LEAD
端子节距 1 mm 1 mm 1 mm 1 mm 1 mm
端子位置 QUAD QUAD QUAD QUAD QUAD
宽度 6 mm 6 mm 6 mm 6 mm 6 mm
是否Rohs认证 符合 - 符合 符合 符合
零件包装代码 QFN - QFN QFN QFN
针数 16 - 16 16 16
ECCN代码 EAR99 - EAR99 EAR99 EAR99
JESD-609代码 e3 - e3 e3 e3
湿度敏感等级 3 - 3 3 3
封装等效代码 LCC16,.23SQ,40 - LCC16,.23SQ,40 LCC16,.23SQ,40 LCC16,.23SQ,40
峰值回流温度(摄氏度) NOT SPECIFIED - NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
电源 4.2/17 V - 4.2/17 V 4.2/17 V 4.2/17 V
认证状态 Not Qualified - Not Qualified Not Qualified Not Qualified
端子面层 Matte Tin (Sn) - Matte Tin (Sn) Matte Tin (Sn) Matte Tin (Sn)
处于峰值回流温度下的最长时间 NOT SPECIFIED - NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 432  2555  2830  133  283  55  4  51  23  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved