电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1911CV18-167BZI

产品描述1M X 18 QDR SRAM, 0.5 ns, PBGA165
产品类别存储    存储   
文件大小431KB,共31页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C1911CV18-167BZI概述

1M X 18 QDR SRAM, 0.5 ns, PBGA165

1M × 18 QDR随机存储器, 0.5 ns, PBGA165

CY7C1911CV18-167BZI规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Cypress(赛普拉斯)
零件包装代码BGA
包装说明13 X 15 MM, 1.40 MM HEIGHT, MO-216, FBGA-165
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间0.5 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)167 MHz
I/O 类型SEPARATE
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度18874368 bit
内存集成电路类型QDR SRAM
内存宽度9
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织2MX9
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源1.5/1.8,1.8 V
认证状态Not Qualified
座面最大高度1.4 mm
最大待机电流0.22 A
最小待机电流1.7 V
最大压摆率0.49 mA
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
CY7C1311CV18, CY7C1911CV18
CY7C1313CV18, CY7C1315CV18
18-Mbit QDR™-II SRAM 4-Word
Burst Architecture
Features
Configurations
CY7C1311CV18 – 2M x 8
CY7C1911CV18 – 2M x 9
CY7C1313CV18 – 1M x 18
CY7C1315CV18 – 512K x 36
Separate independent read and write data ports
Supports concurrent transactions
300 MHz clock for high bandwidth
4-word burst for reducing address bus frequency
Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 600 MHz) at 300 MHz
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
Single multiplexed address input bus latches address inputs
for both read and write ports
Separate port selects for depth expansion
Synchronous internally self-timed writes
QDR™-II operates with 1.5 cycle read latency when the Delay
Lock Loop (DLL) is enabled
Operates as a QDR-I device with 1 cycle read latency in DLL
off mode
Available in x 8, x 9, x 18, and x 36 configurations
Full data coherency, providing most current data
Core V
DD
= 1.8 (±0.1V); IO V
DDQ
= 1.4V to V
DD
Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
Variable drive HSTL output buffers
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Functional Description
The CY7C1311CV18, CY7C1911CV18, CY7C1313CV18, and
CY7C1315CV18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR™-II architecture. QDR-II architecture
consists of two separate ports: the read port and the write port to
access the memory array. The read port has dedicated data
outputs to support read operations and the write port has
dedicated data inputs to support write operations. QDR-II
architecture has separate data inputs and data outputs to
completely eliminate the need to “turn-around” the data bus
required with common IO devices. Access to each port is
accomplished through a common address bus. Addresses for
read and write addresses are latched on alternate rising edges
of the input (K) clock. Accesses to the QDR-II read and write
ports are completely independent of one another. In order to
maximize data throughput, both read and write ports are
provided with DDR interfaces. Each address location is
associated with four 8-bit words (CY7C1311CV18) or 9-bit words
(CY7C1911CV18) or 18-bit words (CY7C1313CV18) or 36-bit
words (CY7C1315CV18) that burst sequentially into or out of the
device. Because data can be transferred into and out of the
device on every rising edge of both input clocks (K and K and C
and C), memory bandwidth is maximized while simplifying
system design by eliminating bus “turn-arounds”.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
Selection Guide
300 MHz
Maximum Operating Frequency
Maximum Operating Current
x8
x9
x18
x36
300
765
800
840
985
278 MHz
278
720
730
760
910
250 MHz
250
665
675
705
830
200 MHz
200
560
570
590
675
167 MHz
167
495
490
505
570
Unit
MHz
mA
Cypress Semiconductor Corporation
Document Number: 001-07165 Rev. *C
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised September 26, 2007
[+] Feedback
【藏书阁】数字功放设计
39272...
wzt DSP 与 ARM 处理器
具有红外遥控功能的寻迹小车控制设计
本帖最后由 paulhyde 于 2014-9-15 03:44 编辑 类型:系统开发 主要内容和要求: 1.红外遥控装置能控制单片机,使之发出进、退、左转、右转控制(并给出动作指示)。 2.使用红外对管设计 ......
open82977352 电子竞赛
全国大学生电子竞赛历届题目方案分析及讲解
本帖最后由 paulhyde 于 2014-9-15 09:13 编辑 全国大学生电子竞赛历届题目方案分析及讲解_电子系统设计实例 ...
kay0821 电子竞赛
发现个好玩的地方
http://www.tutorialspoint.com/codingground.htm coding ground可以学习语言知识还能在线运行 关键是发现这东西居然还可以搞硬件描述语言verilog,真是令人吃惊。 公司发现的,现在回到家, ......
白丁 聊聊、笑笑、闹闹
福禄克107--爱不释手
等了几天的福禄克107万用表终于收到了,到手初体验,小巧玲珑,爱不释手:pleased: 感谢eeworld、福禄克:congratulate: 186621 186622 186624 ...
ceozxy 聊聊、笑笑、闹闹
晒晒读书时弄过的小东东实物图片。
1.数字温度计: 50182 50183 2.带LCD的时间控制器: 50184 50185 50186 本帖最后由 zhaojun_xf 于 2010-7-20 09:00 编辑 ]...
zhaojun_xf 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 350  811  650  1790  2225  31  44  47  42  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved