电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1473BV25-133BZXC

产品描述72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM with NoBL Architecture
文件大小646KB,共30页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1473BV25-133BZXC概述

72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM with NoBL Architecture

文档预览

下载PDF文档
CY7C1471BV25
CY7C1473BV25, CY7C1475BV25
72-Mbit (2M x 36/4M x 18/1M x 72)
Flow-Through SRAM with NoBL™ Architecture
Features
Functional Description
The CY7C1471BV25, CY7C1473BV25, and CY7C1475BV25
are 2.5V, 2M x 36/4M x 18/1M x 72 synchronous flow through
burst SRAMs designed specifically to support unlimited true
back-to-back read or write operations without the insertion of
wait states. The CY7C1471BV25, CY7C1473BV25, and
CY7C1475BV25 are equipped with the advanced No Bus
Latency (NoBL) logic required to enable consecutive read or
write operations with data transferred on every clock cycle. This
feature dramatically improves the throughput of data through the
SRAM, especially in systems that require frequent write-read
transitions.
All synchronous inputs pass through input registers controlled by
the rising edge of the clock. The clock input is qualified by the
Clock Enable (CEN) signal, which when deasserted suspends
operation and extends the previous clock cycle. Maximum
access delay from the clock rise is 6.5 ns (133-MHz device).
Write operations are controlled by two or four Byte Write Select
(BW
X
) and a Write Enable (WE) input. All writes are conducted
with on-chip synchronous self timed write circuitry.
Three synchronous Chip Enables (CE
1
, CE
2
, CE
3
) and an
asynchronous Output Enable (OE) provide easy bank selection
and output tri-state control. To avoid bus contention, the output
drivers are synchronously tri-stated during the data portion of a
write sequence.
For best practice recommendations, refer to the Cypress appli-
cation note
AN1064, SRAM System Guidelines.
No Bus Latency™ (NoBL™) architecture eliminates dead
cycles between write and read cycles
Supports up to 133 MHz bus operations with zero wait states
Data transfers on every clock
Pin compatible and functionally equivalent to ZBT™ devices
Internally self timed output buffer control to eliminate the need
to use OE
Registered inputs for flow through operation
Byte Write capability
2.5V IO supply (V
DDQ
)
Fast clock-to-output times
6.5 ns (for 133-MHz device)
Clock Enable (CEN) pin to enable clock and suspend operation
Synchronous self timed writes
Asynchronous Output Enable (OE)
CY7C1471BV25, CY7C1473BV25 available in
JEDEC-standard Pb-free 100-pin TQFP, Pb-free and
non-Pb-free 165-ball FBGA package. CY7C1475BV25
available in Pb-free and non-Pb-free 209-ball FBGA package.
Three Chip Enables (CE
1
, CE
2
, CE
3
) for simple depth
expansion.
Automatic power down feature available using ZZ mode or CE
deselect.
IEEE 1149.1 JTAG Boundary Scan compatible
Burst Capability - linear or interleaved burst order
Low standby power
Selection Guide
Description
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
133 MHz
6.5
305
120
100 MHz
8.5
275
120
Unit
ns
mA
mA
Cypress Semiconductor Corporation
Document #: 001-15013 Rev. *E
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised February 29, 2008
[+] Feedback
清空内存
请教各位高手,如何在biosloader中实现清空内存?我的目的是每次开机启动先清空内存。开发平台是x86的...
zhouyiguang 嵌入式系统
一个关于 NIOS II processor 的问题
while (1) { mask=IORD_ALTERA_AVALON_PIO_DATA(PIO_BUTTON_BASE); switch (mask) { case 0x0 ......
cnic 嵌入式系统
键输入程序问题
以下是我参考的键输入程序,P2.0,P2.1,P2.2,P2.3键输入,现在我在线调试,出现以下问题! 1,我全速运行后没有键输入,但是keybuf总是等于0x04,且我观察P2IN=0X08; 2,单步运行当我运行到P2IE ......
sumption 微控制器 MCU
我已经制作好了MMS的PDU,想知道它是不是正确的,怎么办?
如题,我已经能够将文本,图片之类的东西打包进PDU,但是我想测试这个PDU是不是正确的,能不能被MMS中心认识!这应该怎么做?...
shengming217 嵌入式系统
用什么工具查看以太网上传数据的速度?
107755 这样是不是就是25Mbps的速度。这样准确吗?...
zzgezi 微控制器 MCU
请问大神:在emWin中,WM_HBKWIN就是0吗?
本帖最后由 liuchang--- 于 2015-8-31 14:15 编辑 如题:如果小弟将其中的WM_HBKWIN改为0,显示的结果是一样的可是我看WM_HBKWIN的定义:#define WM_HBKWIN WM_GetDesktopWindow() ......
liuchang--- 实时操作系统RTOS

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 140  1843  2269  2421  206  53  15  36  35  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved