电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDTCSPT857DPF8

产品描述PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), PDSO48, TVSOP-48
产品类别逻辑    逻辑   
文件大小139KB,共15页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

IDTCSPT857DPF8概述

PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), PDSO48, TVSOP-48

IDTCSPT857DPF8规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SOIC
包装说明TSSOP,
针数48
Reach Compliance Codecompli
输入调节DIFFERENTIAL
JESD-30 代码R-PDSO-G48
JESD-609代码e0
长度9.7 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
功能数量1
反相输出次数
端子数量48
实输出次数10
最高工作温度70 °C
最低工作温度
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)225
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.075 ns
座面最大高度1.2 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距0.4 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度4.4 mm
最小 fmax220 MHz

文档预览

下载PDF文档
IDTCSPT857D
2.5V - 2.6V PLL DIFFERENTIAL 1:10 SDRAM CLOCK DRIVER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
2.5V - 2.6V PHASE LOCKED
LOOP DIFFERENTIAL 1:10
SDRAM CLOCK DRIVER
FEATURES:
DESCRIPTION:
IDTCSPT857D
ADVANCE
INFORMATION
• 1 to 10 differential clock distribution
• Optimized for clock distribution in DDR (Double Data Rate)
SDRAM applications requiring improved output crosspoint
voltage
• Operating frequency: 60MHz to 220MHz
• Very low skew:
– <100ps for PC1600 - PC2700
– <75ps for PC3200
• Very low jitter:
– <75ps for PC1600 - PC2700
– <50ps for PC3200
• 2.5V AV
DD
and 2.5V V
DDQ
for PC1600-PC2700
• 2.6V AV
DD
and 2.6V V
DDQ
for PC3200
• CMOS control signal input
• Test mode enables buffers while disabling PLL
• Low current power-down mode
• Tolerant of Spread Spectrum input clock
• Available in 48-pin TSSOP and TVSOP, 40-pin VFQFPN, and 56-
pin VFBGA packages
The CSPT857D is a PLL based clock driver that acts as a zero delay buffer
to distribute one differential clock input pair(CLK,
CLK
) to 10 differential output
pairs (Y
[0:9]
, Y
[0:9]
) and one differential pair of feedback clock output (FBOUT,
FBOUT).
External feedback pins (FBIN,
FBIN)
for synchronization of the
outputs to the input reference is provided. A CMOS Enable/Disable pin is
available for low power disable. When the input frequency falls below
approximately 20MHz, the device will enter power down mode. In this mode,
the receivers are disabled, the PLL is turned off, and the output clock drivers
are tristated, resulting in a current consumption of less than 200µA.
The CSPT857D requires no external components and has been optimised
for very low I/O phase error, skew, and jitter, while maintaining frequency and
duty cycle over the operating voltage and temperature range. The CSPT857D,
designed for use in both module assemblies and system motherboard based
solutions, provides an optimum high-performance clock source.
The CSPT857D is available in Commercial Temperature Range (0°C to
+70°C) and Industrial Temperature Range (-40°C to +85°C). See Ordering
Information for details.
APPLICATIONS:
• Meets or exceeds JEDEC standard JESD 82-1A for registered
DDR clock driver
• Meets proposed DDR1-400 specification
• For all DDR1 speeds: PC1600 (DDR200), PC2100 (DDR266),
PC2700 (DDR333), PC3200 (DDR400)
• Along with SSTV16857, SSTVF16857, SSTV16859, SSTVM16859,
SSTVF16859, SSTVN16859, DDR1 register, provides complete
solution for DDR1 DIMMs
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2003
Integrated Device Technology, Inc.
OCTOBER 2003
DSC-6835/2

IDTCSPT857DPF8相似产品对比

IDTCSPT857DPF8 IDTCSPT857DBVGI IDTCSPT857DBVI8 IDTCSPT857DNLGI IDTCSPT857DPAI8
描述 PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), PDSO48, TVSOP-48 PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), PBGA56, VFBGA-56 PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), PBGA56, VFBGA-56 PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), PQCC40, PLASTIC, VFQFN-40 PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), PDSO48, TSSOP-48
是否Rohs认证 不符合 符合 不符合 符合 不符合
零件包装代码 SOIC BGA BGA QFN TSSOP
包装说明 TSSOP, VFBGA-56 VFBGA-56 HVQCCN, LCC40,.24SQ,20 TSSOP, TSSOP48,.3,20
针数 48 56 56 40 48
Reach Compliance Code compli compliant not_compliant unknown not_compliant
输入调节 DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL
JESD-30 代码 R-PDSO-G48 R-PBGA-B56 R-PBGA-B56 S-PQCC-N40 R-PDSO-G48
JESD-609代码 e0 e1 e0 e3 e0
长度 9.7 mm 7 mm 7 mm 6 mm 12.5 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
功能数量 1 1 1 1 1
端子数量 48 56 56 40 48
实输出次数 10 10 10 10 10
最高工作温度 70 °C 85 °C 85 °C 85 °C 85 °C
最低工作温度 - -40 °C -40 °C -40 °C -40 °C
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP TFBGA TFBGA HVQCCN TSSOP
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR SQUARE RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH GRID ARRAY, THIN PROFILE, FINE PITCH GRID ARRAY, THIN PROFILE, FINE PITCH CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) 225 260 225 260 240
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.075 ns 0.075 ns 0.075 ns 0.075 ns 0.075 ns
座面最大高度 1.2 mm 1.05 mm 1.05 mm 1 mm 1.1 mm
最大供电电压 (Vsup) 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V
最小供电电压 (Vsup) 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V
标称供电电压 (Vsup) 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
表面贴装 YES YES YES YES YES
温度等级 COMMERCIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 TIN LEAD TIN SILVER COPPER Tin/Lead (Sn/Pb) Matte Tin (Sn) - annealed Tin/Lead (Sn85Pb15)
端子形式 GULL WING BALL BALL NO LEAD GULL WING
端子节距 0.4 mm 0.65 mm 0.65 mm 0.5 mm 0.5 mm
端子位置 DUAL BOTTOM BOTTOM QUAD DUAL
处于峰值回流温度下的最长时间 30 30 30 30 30
宽度 4.4 mm 4.5 mm 4.5 mm 6 mm 6.1 mm
最小 fmax 220 MHz 220 MHz 220 MHz 220 MHz 220 MHz
最大I(ol) - 0.012 A 0.012 A 0.012 A 0.012 A
湿度敏感等级 - 3 3 3 1
封装等效代码 - BGA56,6X10,25 BGA56,6X10,25 LCC40,.24SQ,20 TSSOP48,.3,20
电源 - 2.5 V 2.5 V 2.5 V 2.5 V
Base Number Matches - 1 1 1 1
关于pxa270 wince5.0 系统使用sdio wifi (mavell 8686 芯片)的问题
使用sdio 接口,接上wifi 卡,系统能检测到wifi 卡,并能完成 MrvDrvInitialize ,弹出wifi的设置对话框后,能够检测到AP,但是始终链接不上:下面是调试信息,有没有什么建议『我摘取了从 ......
ccccwoele 嵌入式系统
基于FPGA+MCU的大型LED显示屏系统设计
传统的大型LED显示屏系统以单片机MCU、ARM 或PLD为核心控制芯片,以FPGA为核心的led显示屏控制系统设计实现起来比较复杂,并且需要以高性能的FPGA芯片作为基础,而以微处理器为核心的LED显示屏 ......
led2015 FPGA/CPLD
超低功耗电子电路系统设计原则
以手机为代表的电池供电电路的兴起,为便携式仪表开创了一个新的纪元。超低功耗电路系统(包括超低功耗的电源、单片机、放大器、液晶显示屏等)已经对电路设计人员形成了极大的诱惑。毫无疑问,超 ......
黑衣人 FPGA/CPLD
怎么没有CBitmapButton类啊
来自EEWORLD合作群:arm linux fpga 嵌入0(49900581) 群主:wangkj 47390...
IC ARM 电子 测试/测量
我需要Advanced Archive Password Recovery 注册码
那位高手有请给个吧!!!!!!!!!!!...
Nicjwwhg 嵌入式系统
verilog如何消除毛刺
如体!!...
cnhj FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1189  1738  387  1343  32  24  35  8  28  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved