电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PN125Z1QNG100YI

产品描述ProASIC3 nano Flash FPGAs
文件大小6MB,共114页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 全文预览

A3PN125Z1QNG100YI概述

ProASIC3 nano Flash FPGAs

文档预览

下载PDF文档
Revision 11
ProASIC3 nano Flash FPGAs
Features and Benefits
Wide Range of Features
• 10 k to 250 k System Gates
• Up to 36 kbits of True Dual-Port SRAM
• Up to 71 User I/Os
Advanced I/Os
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• I/O Registers on Input, Output, and Enable Paths
• Selectable Schmitt Trigger Inputs
• Hot-Swappable and Cold-Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Up to Six CCC Blocks, One with an Integrated PLL
• Configurable Phase Shift, Multiply/Divide, Delay
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
Designed to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
Low Power
nano Products
1.5 V Core Voltage for Low Power
Support for 1.5 V-Only Systems
Low-Impedance Flash Switches
ProASIC
®
3
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18 organization)
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
Enhanced Commercial Temperature Range
• –20°C to +70°C
Table 1 • ProASIC3 nano Devices
ProASIC3 nano Devices
ProASIC3 nano-Z Devices
1
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
2
4,608-Bit Blocks
2
A3PN010
10,000
86
260
1
A3PN015
1
A3PN020
15,000
128
384
1
4
3
49
QN68
20,000
172
520
1
4
3
49
52
QN68
30,000
256
768
1
6
2
77
83
QN48, QN68
VQ100
A3PN060
60,000
512
1,536
18
4
1
Yes
1
18
2
71
71
A3PN125
125,000
1,024
3,072
36
8
1
Yes
1
18
2
71
71
A3PN250
A3N250Z
1
250,000
2,048
6,144
36
8
1
Yes
1
18
4
68
68
A3PN030Z
1,2
A3PN060Z
1
A3PN125Z
1
FlashROM Kbits
Secure (AES) ISP
VersaNet Globals
I/O Banks
Maximum User I/Os (packaged device)
Maximum User I/Os (Known Good Die)
Package Pins
QFN
VQFP
2
2
4
2
34
34
QN48
Integrated PLL in CCCs
VQ100
VQ100
VQ100
Notes:
1. Not recommended for new designs.
2. A3PN030Z and smaller devices do not support this feature.
3. For higher densities and support of additional features, refer to the
ProASIC3
and
ProASIC3E
datasheets.
† A3PN030 and smaller devices do not support this feature.
January 2013
© 2013 Microsemi Corporation
I
12位精度的ADC单片机---MK7A23P
MK7A23P8Bit Microcontroller with ADC 概述MK7A23P是带15 位(11bit+4bit)A/D转换器的RISC高性能8位微控制器。它内部包含2K字节的一次性可编程只读存储器、128字节数据存储器、定时器/计数器 ......
tonnyy 电源技术
单片机的40个实验--汇编和C51
很经典的实验哦...
gxl_007 51单片机
可综合与不可综合
一个电路行为可以有多种不同的描述方式,但是不是每一种描述方式都是可被综合的。要是描述方式可以被综合,即可以在物理上可以实现,那么这一种描述方式必须要有实际的硬件电路与之相对应。如:r ......
eeleader FPGA/CPLD
分享 Cadence PCB 16.6网络免费培训
cadence公司于2012年9月25日发布了具有一系列新功能的Cadence 16.6 PCB设计解决方案,用户定制功能增强,模拟性能提高20%, 使用户得以更快、更有预见性地创建产品。 为了让大家更好的了解并学 ......
njust_wu PCB设计
对自己编程能力有信心?来试试吧
http://www.nowcoder.com/books/coding-interviews 递归和循环跳台阶42427.02% 递归和循环变态跳台阶25331.51% 递归和循环矩形覆盖17430.16% 数组二维数组中的查找13320.29% ......
247153481 嵌入式系统
~~~~~~~~~~本人第一次参加比赛 求大家帮帮忙啊~~~~~~~~~~
本人参加学校的电子设计比赛 题目不限 可是不知道做点什么啊 求哪位大侠给我个建议 不要太难的 本人上大三 谢谢 最好带资料 在线等 活发邮箱523849997@qq.com 谢谢...
眯眼 DIY/开源硬件专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1435  970  2580  1611  2828  59  54  31  9  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved