电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PN030ZVQ100PP

产品描述ProASIC3 nano Flash FPGAs
文件大小6MB,共114页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 全文预览

A3PN030ZVQ100PP概述

ProASIC3 nano Flash FPGAs

文档预览

下载PDF文档
Revision 11
ProASIC3 nano Flash FPGAs
Features and Benefits
Wide Range of Features
• 10 k to 250 k System Gates
• Up to 36 kbits of True Dual-Port SRAM
• Up to 71 User I/Os
Advanced I/Os
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• I/O Registers on Input, Output, and Enable Paths
• Selectable Schmitt Trigger Inputs
• Hot-Swappable and Cold-Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Up to Six CCC Blocks, One with an Integrated PLL
• Configurable Phase Shift, Multiply/Divide, Delay
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
Designed to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
Low Power
nano Products
1.5 V Core Voltage for Low Power
Support for 1.5 V-Only Systems
Low-Impedance Flash Switches
ProASIC
®
3
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18 organization)
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
Enhanced Commercial Temperature Range
• –20°C to +70°C
Table 1 • ProASIC3 nano Devices
ProASIC3 nano Devices
ProASIC3 nano-Z Devices
1
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
2
4,608-Bit Blocks
2
A3PN010
10,000
86
260
1
A3PN015
1
A3PN020
15,000
128
384
1
4
3
49
QN68
20,000
172
520
1
4
3
49
52
QN68
30,000
256
768
1
6
2
77
83
QN48, QN68
VQ100
A3PN060
60,000
512
1,536
18
4
1
Yes
1
18
2
71
71
A3PN125
125,000
1,024
3,072
36
8
1
Yes
1
18
2
71
71
A3PN250
A3N250Z
1
250,000
2,048
6,144
36
8
1
Yes
1
18
4
68
68
A3PN030Z
1,2
A3PN060Z
1
A3PN125Z
1
FlashROM Kbits
Secure (AES) ISP
VersaNet Globals
I/O Banks
Maximum User I/Os (packaged device)
Maximum User I/Os (Known Good Die)
Package Pins
QFN
VQFP
2
2
4
2
34
34
QN48
Integrated PLL in CCCs
VQ100
VQ100
VQ100
Notes:
1. Not recommended for new designs.
2. A3PN030Z and smaller devices do not support this feature.
3. For higher densities and support of additional features, refer to the
ProASIC3
and
ProASIC3E
datasheets.
† A3PN030 and smaller devices do not support this feature.
January 2013
© 2013 Microsemi Corporation
I
8*8点阵led显示程序,c语言
怎么让8×8点阵滚动显示一个字母 (ELITE-III开发板上的8×8点阵显示系统)...
MCU—杨博 编程基础
三极管的3个工作区
三极管的三种状态也叫三个工作区域,即:截止区、放大区和饱和区。(1)、截止区:三极管工作在截止状态,当发射结电压Ube小于0.6—0.7V的导通电压,发射结没有导通集电结处于反向偏置,没有放大 ......
Aguilera 模拟与混合信号
FPGA配置AD9954
目标是利用FPGA 配置AD9954产生特定的波形,频点由上位机下发到FPGA.单频点调试完成,在调试RAM模式和线性扫描的时候,遇到问题,存在以下疑惑:1. 在配置过程中,是否需要配置PS0与PS1这 ......
shenuestc FPGA/CPLD
PCB板沉金与金手指
首先我们先来介绍下什么是沉金?电路板上的铜主要是紫铜,铜焊点在空气中容易被氧化,这样会造成导电性也就是吃锡不良或者接触不良,降低了电路板的性能,那么就需要对铜焊点进行表面处理,沉金 ......
程美眉 PCB设计
流水灯代码分享
module countpro(sys_clk,rst_n,led); //接口定义input sys_clk,rst_n; //输入:系统时钟50MHz,复位输入output led; //输出:3个led产生流水现象,轮流点亮reg count; //系统时钟频率过高, ......
eeleader FPGA/CPLD
多功能调试测试助手-DDS幅度调节AD5620
多功能调试测试助手-DDS幅度调节AD5620环境说明:CubeSuites+ 文件: r_cg_port_user.c 函数: unsigned char Write_AD5620(unsigned short regValue) 细列: // 0 to 4095 for A ......
蓝雨夜 瑞萨MCU/MPU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2564  1356  1964  112  616  27  39  19  50  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved