电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PE600-2PQG484YI

产品描述IC,FPGA,38400-CELL,CMOS,BGA,484PIN,PLASTIC
产品类别半导体    可编程逻辑器件   
文件大小8MB,共162页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3PE600-2PQG484YI概述

IC,FPGA,38400-CELL,CMOS,BGA,484PIN,PLASTIC

IC,现场可编程门阵列,38400-CELL,CMOS,BGA,484PIN,塑料

A3PE600-2PQG484YI规格参数

参数名称属性值
端子数量484
最小工作温度0.0 Cel
最大工作温度70 Cel
状态Active
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
clock_frequency_max350 MHz
jesd_30_codeS-PBGA-B484
输入数280
umber_of_logic_cells38400
输出数280
包装材料PLASTIC/EPOXY
ckage_codeBGA
ckage_equivalence_codeBGA484,22X22,40
包装形状SQUARE
包装尺寸GRID ARRAY
wer_supplies1.5/3.3
qualification_statusCOMMERCIAL
sub_categoryField Programmable Gate Arrays
表面贴装YES
工艺CMOS
温度等级Commercial
端子形式BALL
端子间距1 mm
端子位置BOTTOM

文档预览

下载PDF文档
Revision 13
ProASIC3E Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 600 k to 3 Million System Gates
• 108 to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
Pro (Professional) I/O
700 Mbps DDR, LVDS-Capable I/Os
1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
Bank-Selectable I/O Voltages—up to 8 Banks per Chip
Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and LVCMOS
2.5 V / 5.0 V Input
Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS
Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II
I/O Registers on Input, Output, and Enable Paths
Hot-Swappable and Cold Sparing I/Os
Programmable Output Slew Rate and Drive Strength
Programmable Input Delay
Schmitt Trigger Option on Single-Ended Inputs
Weak Pull-Up/-Down
IEEE 1149.1 (JTAG) Boundary Scan Test
Pin-Compatible Packages across the ProASIC
®
3E Family
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
• 1 kbit of FlashROM with Synchronous Interfacing
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
Designed to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, Each with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Low Power
• Core Voltage for Low Power
• Support for 1.5-V-Only Systems
• Low-Impedance Flash Switches
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous Operation
up to 350 MHz
• M1 ProASIC3E Devices—Cortex-M1 Soft Processor Available
with or without Debug
High-Performance Routing Hierarchy
Segmented, Hierarchical Routing and Clock Structure
Ultra-Fast Local and Long-Line Network
Enhanced High-Speed, Very-Long-Line Network
High-Performance, Low-Skew Global Network
Architecture Supports Ultra-High Utilization
ARM
®
Processor Support in ProASIC3E FPGAs
Table 1-1 • ProASIC3E Product Family
ProASIC3E Devices
Cortex-M1 Devices
1
System Gates
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
CCCs with Integrated
VersaNet
Globals
3
I/O Banks
Maximum User I/Os
Package Pins
PQFP
FBGA
PLLs
2
600,000
13,824
108
24
1
Yes
6
18
8
270
PQ208
FG256, FG484
A3PE600
A3PE1500
M1A3PE1500
1,500,000
38,400
270
60
1
Yes
6
18
8
444
PQ208
FG484, FG676
A3PE3000
M1A3PE3000
3,000,000
75,264
504
112
1
Yes
6
18
8
620
PQ208
FG324
,
FG484, FG896
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. The PQ208 package supports six CCCs and two PLLs.
3. Six chip (main) and three quadrant global networks are available.
4. For devices supporting lower densities, refer to the
ProASIC3 Flash Family FPGAs
datasheet.
January 2013
© 2013 Microsemi Corporation
I
关于S3C2443开发板
本人现在正在预研一个项目,硬件平台是SAMSUNG S3C2443,我做2440的BSP开发两年,OS是WINCE5.0,现在一下跳到2443,心里没底,主要是要加ATA和WIFI功能,目前对2443了解不是很多,仅仅是粗略的 ......
cibgbvb 嵌入式系统
想做一个遥控控制定时器的东西,不用太复杂,给推荐个遥控功能的芯片。
好像说的不够专业啊,能明白就好了。我自己找了找,快花眼了,太多了,不知道该用哪个。...
z229586 嵌入式系统
能否用汇编语言编程直接读写U盘?
需要哪些资料?是不是和COM1:,COM2:一样?...
zxqzds 嵌入式系统
大量复杂VHDL程序范例
大量复杂VHDL程序范例不同方式实现的8线-3线编码器 D触发器 奇偶校验 多路选择器 多输入与门 编码器/译码器 D触发器 分频器BCD-七段译码器 RAM/ROM ROM初始化 移位寄存器 状态机 ......
unbj FPGA/CPLD
各位大神啊,都在不在啊tms570单片机 在生成程序以后,怎么把其变成bin文件或者hex...
tms570单片机 在生成程序以后,怎么把其变成bin文件或者hex文件 ...
HTL 微控制器 MCU
LCR并联谐振
实际的LCR并联谐振电路的Q为什么是W0L/R?而理想型的LCR并联谐振电路的Q是R/W0L? ...
msddw 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1404  330  1439  1196  465  43  52  54  5  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved