电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PE1500-2FGG896ES

产品描述IC,FPGA,38400-CELL,CMOS,BGA,484PIN,PLASTIC
产品类别半导体    可编程逻辑器件   
文件大小8MB,共162页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3PE1500-2FGG896ES概述

IC,FPGA,38400-CELL,CMOS,BGA,484PIN,PLASTIC

IC,现场可编程门阵列,38400-CELL,CMOS,BGA,484PIN,塑料

A3PE1500-2FGG896ES规格参数

参数名称属性值
端子数量484
最小工作温度0.0 Cel
最大工作温度70 Cel
状态Active
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
clock_frequency_max350 MHz
jesd_30_codeS-PBGA-B484
输入数280
umber_of_logic_cells38400
输出数280
包装材料PLASTIC/EPOXY
ckage_codeBGA
ckage_equivalence_codeBGA484,22X22,40
包装形状SQUARE
包装尺寸GRID ARRAY
wer_supplies1.5/3.3
qualification_statusCOMMERCIAL
sub_categoryField Programmable Gate Arrays
表面贴装YES
工艺CMOS
温度等级Commercial
端子形式BALL
端子间距1 mm
端子位置BOTTOM

文档预览

下载PDF文档
Revision 13
ProASIC3E Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 600 k to 3 Million System Gates
• 108 to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
Pro (Professional) I/O
700 Mbps DDR, LVDS-Capable I/Os
1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
Bank-Selectable I/O Voltages—up to 8 Banks per Chip
Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and LVCMOS
2.5 V / 5.0 V Input
Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS
Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II
I/O Registers on Input, Output, and Enable Paths
Hot-Swappable and Cold Sparing I/Os
Programmable Output Slew Rate and Drive Strength
Programmable Input Delay
Schmitt Trigger Option on Single-Ended Inputs
Weak Pull-Up/-Down
IEEE 1149.1 (JTAG) Boundary Scan Test
Pin-Compatible Packages across the ProASIC
®
3E Family
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
• 1 kbit of FlashROM with Synchronous Interfacing
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
Designed to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, Each with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Low Power
• Core Voltage for Low Power
• Support for 1.5-V-Only Systems
• Low-Impedance Flash Switches
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous Operation
up to 350 MHz
• M1 ProASIC3E Devices—Cortex-M1 Soft Processor Available
with or without Debug
High-Performance Routing Hierarchy
Segmented, Hierarchical Routing and Clock Structure
Ultra-Fast Local and Long-Line Network
Enhanced High-Speed, Very-Long-Line Network
High-Performance, Low-Skew Global Network
Architecture Supports Ultra-High Utilization
ARM
®
Processor Support in ProASIC3E FPGAs
Table 1-1 • ProASIC3E Product Family
ProASIC3E Devices
Cortex-M1 Devices
1
System Gates
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
CCCs with Integrated
VersaNet
Globals
3
I/O Banks
Maximum User I/Os
Package Pins
PQFP
FBGA
PLLs
2
600,000
13,824
108
24
1
Yes
6
18
8
270
PQ208
FG256, FG484
A3PE600
A3PE1500
M1A3PE1500
1,500,000
38,400
270
60
1
Yes
6
18
8
444
PQ208
FG484, FG676
A3PE3000
M1A3PE3000
3,000,000
75,264
504
112
1
Yes
6
18
8
620
PQ208
FG324
,
FG484, FG896
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. The PQ208 package supports six CCCs and two PLLs.
3. Six chip (main) and three quadrant global networks are available.
4. For devices supporting lower densities, refer to the
ProASIC3 Flash Family FPGAs
datasheet.
January 2013
© 2013 Microsemi Corporation
I
CPLD输入脚初始电压
请问各位大侠,CPLD输出脚的初始电压如何设定? 现在用xc95144芯片,问题是输入脚初始电压为3.3v,为什么不是0V。 如何解决,请教各位了。...
随意 嵌入式系统
想做一个 嵌入式的机器学习 穿戴系统
想做一个机器学习的人体姿势识别的嵌入式穿戴系统,用加速度传感器采集数据然后使用神经网络完成训练和模式识别。之前用arduino做过简单的数据采集系统。会用ad画板子。 想问一下,完整的从 ......
g渐渐 ARM技术
如何让液晶显示一个double 变量
调用一个 double 类型的函数返回值,如何显示的算法...
wawaw stm32/stm8
web前端/后端的事,非技术问题!
随着行业的变化,这几年物联网技术越来越火,就要求电子产品能上网,用手机来控制设备的项目越来越多。也就要求一个电子项目中要有软件,也有硬件。所以就和搞软件的人接触的多了些,我就想和大 ......
bigbat 工作这点儿事
图灵交互设计丛书 ——《写给大家看的设计书》
设计这件事看上去和我们很多人的关系并不大,不管是工作还是生活,似乎都有专门的设计师、设计部门承担了所谓的“设计”工作。其实不然,先看看本书的作者在前言中如何看待设计一事的。 本 ......
baiweihu 下载中心专版
直流电源上出现很大的bounce
将安捷伦的 DC power supply 3.8V电压输出直接连接到示波器上,AC档观察偶尔出现很大的ring如下图,有遇到过的么请问这个怎么消除(据说是测试环境问题) ...
jiangshuguo 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1705  349  1854  1706  1180  34  5  3  58  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved