电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PE1500-1FGG484ES

产品描述IC,FPGA,38400-CELL,CMOS,BGA,484PIN,PLASTIC
产品类别半导体    可编程逻辑器件   
文件大小8MB,共162页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3PE1500-1FGG484ES概述

IC,FPGA,38400-CELL,CMOS,BGA,484PIN,PLASTIC

IC,现场可编程门阵列,38400-CELL,CMOS,BGA,484PIN,塑料

A3PE1500-1FGG484ES规格参数

参数名称属性值
端子数量484
最小工作温度0.0 Cel
最大工作温度70 Cel
状态Active
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
clock_frequency_max350 MHz
jesd_30_codeS-PBGA-B484
输入数280
umber_of_logic_cells38400
输出数280
包装材料PLASTIC/EPOXY
ckage_codeBGA
ckage_equivalence_codeBGA484,22X22,40
包装形状SQUARE
包装尺寸GRID ARRAY
wer_supplies1.5/3.3
qualification_statusCOMMERCIAL
sub_categoryField Programmable Gate Arrays
表面贴装YES
工艺CMOS
温度等级Commercial
端子形式BALL
端子间距1 mm
端子位置BOTTOM

文档预览

下载PDF文档
Revision 13
ProASIC3E Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 600 k to 3 Million System Gates
• 108 to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
Pro (Professional) I/O
700 Mbps DDR, LVDS-Capable I/Os
1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
Bank-Selectable I/O Voltages—up to 8 Banks per Chip
Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and LVCMOS
2.5 V / 5.0 V Input
Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS
Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II
I/O Registers on Input, Output, and Enable Paths
Hot-Swappable and Cold Sparing I/Os
Programmable Output Slew Rate and Drive Strength
Programmable Input Delay
Schmitt Trigger Option on Single-Ended Inputs
Weak Pull-Up/-Down
IEEE 1149.1 (JTAG) Boundary Scan Test
Pin-Compatible Packages across the ProASIC
®
3E Family
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
• 1 kbit of FlashROM with Synchronous Interfacing
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
Designed to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, Each with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Low Power
• Core Voltage for Low Power
• Support for 1.5-V-Only Systems
• Low-Impedance Flash Switches
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous Operation
up to 350 MHz
• M1 ProASIC3E Devices—Cortex-M1 Soft Processor Available
with or without Debug
High-Performance Routing Hierarchy
Segmented, Hierarchical Routing and Clock Structure
Ultra-Fast Local and Long-Line Network
Enhanced High-Speed, Very-Long-Line Network
High-Performance, Low-Skew Global Network
Architecture Supports Ultra-High Utilization
ARM
®
Processor Support in ProASIC3E FPGAs
Table 1-1 • ProASIC3E Product Family
ProASIC3E Devices
Cortex-M1 Devices
1
System Gates
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
CCCs with Integrated
VersaNet
Globals
3
I/O Banks
Maximum User I/Os
Package Pins
PQFP
FBGA
PLLs
2
600,000
13,824
108
24
1
Yes
6
18
8
270
PQ208
FG256, FG484
A3PE600
A3PE1500
M1A3PE1500
1,500,000
38,400
270
60
1
Yes
6
18
8
444
PQ208
FG484, FG676
A3PE3000
M1A3PE3000
3,000,000
75,264
504
112
1
Yes
6
18
8
620
PQ208
FG324
,
FG484, FG896
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. The PQ208 package supports six CCCs and two PLLs.
3. Six chip (main) and three quadrant global networks are available.
4. For devices supporting lower densities, refer to the
ProASIC3 Flash Family FPGAs
datasheet.
January 2013
© 2013 Microsemi Corporation
I
WinCE 如何实现鼠标拖拽移动无标题窗口
WinCE 如何实现鼠标拖拽移动无标题窗口 在Windows下在子窗口的LbuttonDown处理函数下 SendMessage(this->m_hWnd,WM_SYSCOMMAND,SC_MOVE|HTCAPTION,0) 就可以了,可在CE下不行,请问用类似的 ......
stlong 嵌入式系统
基于FPGA的以太网控制器设计
有人做过这个没有呢,有的希望能交流一下。。。...
楚楚动人 FPGA/CPLD
FPGA设计之中复位之我见解!
FPGA 复位问题设计以下几个方面: 1。FPGA 复位 采用异步复位 还是同步复位? 异步复位: 复位信号优先级最高,任何时候只要复位信号有效,整个程序处于复位状态 同步复位: 时钟 ......
eeleader FPGA/CPLD
2812程序下载问题
我是在网上买的2812的开发板和xds100V2仿真器, 软件用的ccs5.1, 添加了一个店家给的led闪烁的例程,用仿真器仿真的话,程序下进去之后运行板子上的灯是闪烁的, 可是去掉仿真器,单独供电 ......
樊旭超 微控制器 MCU
LED灯具的智能节能监控系统的解决方案
 茂硕电源此类解决方案有几大明显的特点:   第一、节能、省钱。   以150W解LED路灯为例;杆间距:30m/杆,双侧对称布灯方式,每公里66盏路灯;每天调光时间:   关于系 ......
探路者 LED专区
XMC4800 评测(二)--开箱点灯
本帖最后由 RCSN 于 2019-1-6 14:33 编辑 楼主今晚才拿到的板子,不得不说英飞凌的评测板做工真好看,楼主不太喜欢在帖子放开箱贴,但是这次的板子实在太惊艳了,沉金加骚红,红里还透着白 ......
RCSN 工业自动化与控制

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1997  796  2248  1466  2364  37  52  1  9  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved